14 I/O + 12-ch ADC 8-bit EPROM-Based MCU # Version 1.1 Sept. 4, 2025 ATW TECHNOLOGY CO. reserves the right to change this document without prior notice. Information provided by ATW is believed to be accurate and reliable. However, ATW makes no warranty for any errors which may appear in this document. Contact ATW to obtain the latest version of device specifications before placing your orders. No responsibility is assumed by ATW for any infringement of patent or other rights of third parties which may result from its use. In addition, ATW products are not authorized for use as critical components in life support devices/systems or aviation devices/systems, where a malfunction or failure of the product may reasonably be expected to result in significant injury to the user, without the express written approval of ATW. # **Revision History** | Version | Date | Description | Modified Page | |---------|------------|--------------------------------------------------------------------------------------|------------------| | 1.0 | 2025/05/22 | Formal release. | - | | 1.1 | 2025/09/04 | Add 2 sets of external interrupts (INT0/INT1). Add PA4 High Level Hold 1M spec. | 13<br>8, 12, 117 | | 1.1 | 2023/09/04 | 3. Update 6.2 DC Characteristics. | 117 | # **Table of Contents** | 1. | 概如 | <u>lt</u> | | 8 | |----|-----|-----------|-----------------------------------------------------------------|----| | | | | | | | | 1.2 | AT8B6 | 32F 與 AT8B62F1 的主要差異 | 10 | | 1 | Gar | neral D | escription | 11 | | •• | | | res | | | | 1.1 | Platui | Diagram | | | | | | | | | | | | signmentsignment | | | | 1.4 | Pin De | escription | 16 | | 2. | Mei | mory C | Organization | 18 | | | 2.1 | Progra | am Memory | 18 | | | | _ | Летогу | | | _ | | | | | | 3. | | | Description | | | | 3.1 | | e Special Function Register | | | | | 3.1.1 | INDF (Indirect Addressing Register) | | | | | 3.1.2 | TMR0 (Timer0 Register) | | | | | 3.1.3 | PCL (Low Byte of PC[10:0]) | | | | | 3.1.4 | STATUS (Status Register) | | | | | 3.1.5 | FSR (Register File Selection Register) | | | | | 3.1.6 | PortA (PortA Data Register) | | | | | 3.1.7 | PortB (PortB Data Register) | | | | | 3.1.8 | PCON (Power Control Register) | 24 | | | | 3.1.9 | BWUCON (PortB Wake-up Control Register) | | | | | 3.1.10 | PCHBUF (High Byte of PC) | 25 | | | | 3.1.11 | ABPLCON (PortA/PortB Pull-Low Resistor Control Register) | 25 | | | | 3.1.12 | BPHCON (PortB Pull-High Resistor Control Register) | 26 | | | | 3.1.13 | INTE (Interrupt Enable Register) | 26 | | | | 3.1.14 | INTF (Interrupt Flag Register) | 27 | | | | 3.1.15 | ADMD (ADC Mode Register) | 28 | | | | 3.1.16 | ADR (ADC Clock, ADC Interrupt Flag and ADC LSB Output Register) | 28 | | | | 3.1.17 | ADD (ADC Output Data Register) | 29 | | | | 3.1.18 | ADVREFH (ADC High Reference Voltage Register) | 29 | | | | 3.1.19 | ADCR (Sampling Pulse and ADC Bit Register) | 30 | | | | | | | | | 3.1.20 | AWUCON (PortA Wake-up Control Register) | 30 | |-----|--------|--------------------------------------------------------|------| | | 3.1.21 | PACON (ADC Analog Pin Register) | 30 | | | 3.1.22 | ADJMD (ADC adjustment mode) | 31 | | | | INTEDG (Interrupt Edge Register) | | | | 3.1.24 | TMRH (Timer High Byte Register) | 32 | | | 3.1.25 | ANAEN (Analog Circuit Enable Register) | 32 | | | 3.1.26 | RFC (RFC Register) | 32 | | | 3.1.27 | TM3RH (Timer3 High Byte Register) | 33 | | | 3.1.28 | INTE2 (Interrupt Enable and Flag 2nd. Register) | 33 | | 3.2 | TOMD | Register | . 34 | | 3.3 | F-page | e Special Function Register | . 35 | | | 3.3.1 | IOSTA (PortA I/O Control Register) | 35 | | | 3.3.2 | IOSTB (PortB I/O Control Register) | 35 | | | 3.3.3 | APHCON (PortA Pull-High Resistor Control Register) | 35 | | | 3.3.4 | PS0CV (Prescaler0 Counter Value Register) | 36 | | | 3.3.5 | BODCON (PortB Open-Drain Control Register) | 36 | | | 3.3.6 | CMPCR (Comparator voltage select Control Register) | 36 | | | 3.3.7 | PCON1 (Power Control Register1) | 37 | | 3.4 | S-page | e Special Function Register | . 38 | | | 3.4.1 | TMR1 (Timer1 Register) | 38 | | | 3.4.2 | T1CR1 (Timer1 Control Register1) | 38 | | | 3.4.3 | T1CR2 (Timer1 Control Register2) | 39 | | | 3.4.4 | PWM1DUTY (PWM1 Duty Register) | 40 | | | 3.4.5 | PS1CV (Prescaler1 Counter Value Register) | 40 | | | 3.4.6 | BZ1CR (Buzzer1 Control Register) | 41 | | | 3.4.7 | IRCR (IR Control Register) | 41 | | | 3.4.8 | TBHP (Table Access High Byte Address Pointer Register) | 42 | | | 3.4.9 | TBHD (Table Access High Byte Data Register) | | | | 3.4.10 | TMR2 (Timer2 Register) | 43 | | | 3.4.11 | T2CR1 (Timer2 Control Register1) | 43 | | | 3.4.12 | T2CR2 (Timer2 Control Register2) | 44 | | | 3.4.13 | PWM2DUTY (PWM2 Duty Register) | 45 | | | 3.4.14 | PS2CV (Prescaler2 Counter Value Register) | 45 | | | 3.4.15 | BZ2CR (Buzzer2 Control Register) | 45 | | | 3.4.16 | OSCCR (Oscillation Control Register) | 46 | | | 3.4.17 T | MR3 (Timer3 Register) | . 47 | |------|-----------|--------------------------------------------------------|------| | | | 3CR1 (Timer3 Control Register1) | | | | | 3CR2 (Timer3 Control Register2) | | | | 3.4.20 P | WM3DUTY (PWM3 Duty Register) | . 49 | | | 3.4.21 P | S3CV (Prescaler3 Counter Value Register) | . 49 | | | 3.4.22 B | Z3CR (Buzzer3 Control Register) | . 50 | | | 3.4.23 P | 24CR1 (PWM4 Control Register1) | . 50 | | | 3.4.24 P | PWM4DUTY (PWM4 Duty Register) | . 51 | | | 3.4.25 CC | CPCON (CCP Control Register) | . 51 | | | 3.4.26 PV | VMDB (Dead band control Register) | . 52 | | | 3.4.27 P5 | CR1 (PWM5 Control Register1) | . 52 | | | 3.4.28 PV | VM5DUTY (PWM5 Duty Register) | . 53 | | | 3.4.29 PV | VM5DUTY (PWM5 Duty Register) of MSB[9:8] | . 53 | | 3.5 | I/O Port. | | 53 | | | 3.5.1 B | lock Diagram of IO Pins | . 56 | | 3.6 | Timer0 | | 67 | | 3.7 | Timer1 / | PWM1 / Buzzer1 | 68 | | 3.8 | Timer2 / | PWM2 / Buzzer2 | 71 | | 3.9 | Timer3 / | PWM3 / Buzzer3 / PWM4 / PWM5 | 73 | | 3.10 | CCP Mod | de | 77 | | | 3.10.1 C | Capture Mode | . 77 | | | 3.10.2 C | Compare Mode | . 78 | | | 3.10.3 C | CCP PWM Mode | . 79 | | 3.11 | RFC Mod | de | 81 | | 3.12 | IR Carrie | er | 82 | | 3.13 | Low Volta | age Detector (LVD) | 83 | | 3.14 | Voltage ( | Comparator | 83 | | 3.15 | Analog-to | o-Digital Convertor (ADC) | 86 | | | | DC Reference Voltage | | | | 3.15.2 A | DC Analog Input Channel | . 87 | | | 3.15.3 A | DCClock (ADCLK), Sampling Clock (SHCLK) and Bit Number | . 88 | | | | DC Operation | | | 3.16 | Watch-D | og Timer (WDT) | 89 | | 3.17 | Interrupt | | 90 | | | | | | | | | 3.17.1 | Timer0 Overflow Interrupt | 91 | |----|------|-----------|-----------------------------------------------|-----| | | | 3.17.2 | Timer1 Underflow Interrupt | 91 | | | | | Timer2 Underflow Interrupt or CCP interrupt | | | | | 3.17.4 | Timer3 Underflow Interrupt | 91 | | | | 3.17.5 | WDT Timeout Interrupt | 91 | | | | | PA/PB Input Change Interrupt | | | | | | External 0 Interrupt | | | | | | External 1 Interrupt | | | | | 3.17.9 | LVD Interrupt | 92 | | | | 3.17.10 | Comparator Output Status Change Interrupt | 92 | | | | 3.17.11 | ADC End of Conversion Interrupt | 92 | | | 3.18 | 3 Oscilla | tion Configuration | 92 | | | 3.19 | Opera | ting Mode | 95 | | | | 3.19.1 | Normal Mode | 96 | | | | 3.19.2 | Slow Mode | 96 | | | | 3.19.3 | Standby Mode | 96 | | | | 3.19.4 | Halt Mode | 97 | | | | 3.19.5 | Wake-up Stable Time | 97 | | | | 3.19.6 | Summary of Operating Mode | 98 | | | 3.20 | Reset | Process | 98 | | 4. | Inst | tructio | n Set | 100 | | 5. | Cor | nfigura | tion Words | 116 | | | | _ | Characteristics | | | • | 6.1 | Absoli | ute Maximum Rating | 117 | | | | | naracteristics | | | | | | Characteristics | | | | 6.3 | | | | | | 6.4 | | arator / LVD Characteristics | | | | 6.5 | | Characteristics | | | | 6.6 | Chara | cteristic Graph | 120 | | | | 6.6.1 | Frequency vs. V <sub>DD</sub> of I_HRC, I_LRC | 120 | | | | 6.6.2 | Frequency vs. Temperature of I_HRC | 120 | | | | 6.6.3 | Frequency vs. Temperature of I_LRC | 121 | | | | 6.6.4 | Low Dropout Regulator vs. Temperature | 121 | | | | 6.6.5 | Pull High Resistor vs. VDD | 122 | | | 6.6.6 VIH/VIL vs. VDD | 122 | |----|-----------------------------------|-----| | | 6.7 Recommended Operating Voltage | 123 | | | 6.8 LVR vs. Temperature | 124 | | | 6.9 LVD vs. Temperature | 124 | | | 6.10 LDO vs. Temperature | 125 | | 7. | Package Dimension | 126 | | | 7.1 8-Pin Plastic SOP (150 mil) | 126 | | | 7.2 14-Pin Plastic SOP (150 mil) | 126 | | | 7.3 16-Pin Plastic SOP (150 mil) | 127 | | R | Ordering Information | 127 | #### 1. 概述 AT8B62F1 是以EPROM作為記憶體的 8 位元微控制器,專為家電或量測等等的I/O應用設計。採用CMOS製程並同時 提供客戶低成本、高性能、及高性價比等顯著優勢。AT8B62F1 核心建立在RISC精簡指令集架構可以很容易地做編 輯和控制,共有 55 條指令。除了少數指令需要 2 個時序,大多數指令都是 1 個時序即能完成,可以讓使用者輕鬆地以 程式控制完成不同的應用。因此非常適合各種中低記憶容量但又複雜的應用。 AT8B62F1 內建高精度十一加一通道十二位元類比數位轉換器,與高精度電壓比較器,足以應付各種類比介面的偵測 與量測。 在I/O的資源方面,AT8B62F1 有 14 根彈性的雙向I/O腳,每個I/O腳都有單獨的暫存器控制為輸入或輸出腳。而且每一個I/O腳位都有附加的程式控制功能如上拉或下拉電阻或開漏極(Open-Drain)輸出。此外針對紅外線搖控的產品方面,AT8B62F1內建了可選擇頻率的紅外載波發射口。 AT8B62F1 有四組計時器,可用系統頻率當作一般的計時的應用或者從外部訊號觸發來計數。另外AT8B62F1 提供 5 組 10 位元解析度的PWM 驅動LED、或蜂鳴器等等。 AT8B62F1 採用雙時鐘機制,高速振盪或者低速振盪都可以分別選擇內部RC振盪或外部Crystal輸入。在雙時鐘機制下,AT8B62F1 可選擇多種工作模式如正常模式(Normal)、慢速模式(Slow mode)、待機模式(Standby mode) 與睡眠模式(Halt mode)可節省電力消耗延長電池壽命。並且微控制器在使用內部RC高速振盪時,低速振盪可以同時使用外部精準的Crystal計時。可以維持高速處理同時又能精準計算真實時間。 在省電的模式下如待機模式(Standby mode) 與睡眠模式(Halt mode)中,有多種事件可以觸發中斷喚醒AT8B62F1 進入正常操作模式(Normal) 或 慢速模式(Slow mode) 來處理突發事件。 ## 1.1 功能 - 寬廣的工作電壓: - > 3.0V ~ 5.5V @20MHz/2T. - > 1.6V ~ 5.5V @4MHz/4T. - 寬廣的工作温度:-40°C~85°C。 - 2Kx14 bits EPROM • - 128 bytes SRAM ∘ - 14 根可分別單獨控制輸入輸出方向的I/O腳(GPIO)、PA[7:0]、PB[5:0]。 - PA[5, 3:0] 及 PB[3:0] 可選擇輸入時使用內建下拉電阻。 - PA4 可選擇High Level Hold 1M 高阻態功能。 - PA[7:0] 及 PB[5:0] 可選擇輸入時使用上拉電阻。 - PB[5:0] 可選擇開漏極輸出(Open-Drain)。 - PA[5] 可選擇當作輸入或開漏極輸出(Open-Drain)。 - 所有I/O腳輸出可選擇一般灌電流(Normal Sink Current)或大灌電流(Large Sink Current),除PA5 外。 - 8 層程式堆棧(Stack)。 - 存取資料有直接或間接定址模式。 - 一組 8 位元上數計時器(Timer0)包含可程式化的頻率預除線路。 - 三組 10 位元下數計時器(Timer1, 2, 3)可選重複載入或連續下數計時。 - 五個 10 位元脈衝寬度調變(PWM1, 2, 3, 4, 5)。 - 三個蜂鳴器輸出(BZ1, 2, 3)。 - 38/57KHz紅外線載波頻率可供選擇,同時載波之極性也可以根據數據作選擇。 - ▶ 內建準確的低電壓偵測電路(LVD)。 - 内建十一加一通道 12 位元類比數位轉換器(Analog to Digital Converter)。 - 內建準確的電壓比較器(Voltage Comparator)。 - 內建上電復位電路(POR)。 - 內建低壓復位功能(LVR)。 - 內建看門狗計時(WDT),可由程式韌體控制開關。 - 內建電阻頻率轉換器(RFC)功能. - 雙時鐘機制,系統可以隨時切換高速振盪或者低速振盪。 - ➤ 高速振盪: E\_HXT (超過 6MHz外部高速石英振盪) E\_XT (455K~6MHz外部石英振盪) I\_HRC (1~20MHz內部高速RC振盪) ▶ 低速振盪: E\_LXT (32KHz外部低速石英振盪) I\_LRC (內部 32KHz低速RC振盪) - 四種工作模式可隨系統需求調整電流消耗:正常模式(Normal)、慢速模式(Slow mode)、待機模式(Standby mode) 與 睡眠模式(Halt mode)。 - 十二種硬體中斷: - ➤ Timer0 溢位中斷。 - ➤ Timer1 借位中斷。 - ➤ Timer2 借位中斷或CCP 中斷。 - ➤ Timer3 借位中斷。 - ➤ WDT 中斷。 - ▶ PA/PB 輸入狀態改變中斷。 - ▶ 兩組外部中斷輸入(INT0/INT1)。 - > 低電壓偵測中斷。 - ▶ 比較器輸出轉態中斷。 - > 類比數位轉換完成中斷° - AT8B62F1 在待機模式(Standby mode)下的十二種喚醒中斷: - ➤ Timer0 溢位中斷。 - ➤ Timer1 借位中斷。 - ▶ Timer2 借位中斷或CCP 中斷。 - ➤ Timer3 借位中斷。 - > WDT 中斷。 - > PA/PB 輸入狀態改變中斷。 - > 兩組外部中斷輸入(INTO/INT1)。 - > 低電壓偵測中斷。 - 比較器輸出轉態中斷。 - ▶ 類比數位轉換完成中斷° - AT8B62F1 在睡眠模式(Halt mode)下的四種喚醒中斷: - ➤ WDT 中斷。 - > PA/PB 輸入狀態改變中斷。 - ▶ 兩組外部中斷輸入(INTO/INT1)。 ## 1.2 AT8B62F 與 AT8B62F1 的主要差異 | Item | Function | AT8B62F | AT8B62F1 | |------|---------------------------------------|------------|---------------| | 1 | ADC offset Calibration | Yes | Yes | | 2 | ADC Resolution DNL:+/-1;INL: +/-2 Lsb | V | V | | 3 | CCP | Х | V | | 4 | PWM Channel | 1, 2, 3, 4 | 1, 2, 3, 4, 5 | | 5 | Dead band | Х | V | | 6 | PA4 High Level Hold 1M | Х | V | | 7 | PWM 不經除級 I_HRC | Х | V | | 8 | PA5 Output High | X | V | (有關 ADC 零點校準流程,可參考 NYIDE 範例程式) ### 1. General Description AT8B62F1 is an EPROM based 8-bit MCU tailored for ADC based applications like home appliances or meter equipment. AT8B62F1 adopts advanced CMOS technology to provide customers remarkable solution with low cost, high performance. RISC architecture is applied to AT8B62F1 and it provides 55 instructions. All instructions are executed in single instruction cycle except program branch and skip instructions which will take two instruction cycles. Therefore, AT8B62F1 is very suitable for those applications that are sophisticated but compact program size is required. AT8B62F1 provides 11+1 channel high-precision 12-bit analog-to-digital converter (ADC), and high-precision Low Dropout Regulator and analog voltage comparator. They are suitable for any analog interface detection and measurement applications. As AT8B62F1 address I/O type applications, it can provide 14 I/O pins for applications which require abundant input and output functionality. Moreover, each I/O pin may have additional features, like Pull-High/Pull-Low resistor and open-drain output type through programming. Moreover, AT8B62F1 has built-in infrared (IR) carrier generator with selectable IR carrier frequency and polarity for applications which demand remote control feature. AT8B62F1 also provides 4 sets of timers which can be used as regular timer based on system oscillation or event counter with external trigger clock. Moreover, AT8B62F1 provides 5 sets of 10-bit resolution Pulse Width Modulation (PWM) to drive the LED and buzzer. AT8B62F1 employs dual-clock oscillation mechanism, either high oscillation or low oscillation can be derived from internal resistor/capacitor oscillator or external crystal oscillator. Moreover, based on dual-clock mechanism, AT8B62F1 provides kinds of operation mode like Normal mode, Slow mode, Standby mode and Halt mode in order to save power consumption and lengthen battery operation life. Moreover, it is possible to use internal high-frequency oscillator as CPU operating clock source and external 32KHz crystal oscillator as timer clock input, so as to accurate count real time and maintain CPU working power. While AT8B62F1 operates in Standby mode and Halt mode, kinds of event will issue interrupt requests and can wake-up AT8B62F1 to enter Normal mode and Slow mode in order to process urgent events. #### 1.1 Features - Wide operating voltage range: - > 2.7V ~ 5.5V @20MHz/2T. - > 1.6V ~ 5.5V @4MHz/4T. - Wide operating temperature: -40°C ~ 85°C. - 2K x 14 bits EPROM. - 128 bytes SRAM. - 14 general purpose I/O pins (GPIO), PA [7:0], PB[5:0], with independent direction control. 11 • PA[5, 3:0] and PB[3:0] have features of Pull-Low resistor for input pin. - PA4 have high-level hold with $1M\Omega$ pull-up resistor. - PA[7:0] and PB[5:0] have features of Pull-High resistor. - PB[5:0] have features of Open-Drain output. - PA[5] have feature of input or open-drain output. - I/O ports output current mode can be normal sink or large sink (exclude PA5). - 8-level hardware Stack. - Direct and indirect addressing modes for data access. - One 8-bit up-count timer (Timer0) with programmable prescaler. - Three 10-bit reload or continuous down-count timers (Timer1, 2, 3). - Five 10-bit resolution PWM (1, 2, 3, 4, 5) output. - Three buzzer (BZ1, 2, 3) output. - Selectable 38/57KHz IR carrier frequency and high/low polarity according to data value. - Built-in high-precision Low-Voltage Detector (LVD). - Built-in 11+1 channel high-precision 12-bit ADC. - Built-in high-precision Voltage Comparator. - Built-in Power-On Reset (POR). - Built-in Low-Voltage Reset (LVR). - Built-in Watch-Dog Timer (WDT) enabled/disabled by firmware control. - Built-in Resistance to Frequency Converter (RFC) function. - Dual-clock oscillation: System clock can switch between high oscillation and low oscillation. - > High oscillation: E HXT (External High Crystal Oscillator, above 6MHz) - E\_XT (External Crystal Oscillator, 455K~6MHz) - I HRC (Internal High Resistor/Capacitor Oscillator ranging from 1M~20MHz) - ➤ Low oscillation: E LXT (External Low Crystal Oscillator, about 32KHz) - I LRC (Internal 32KHz oscillator) - Four kinds of operation mode to reduce system power consumption: - > Normal mode, Slow mode, Standby mode and Halt mode. - Twelve hardware interrupt events: - > Timer0 overflow interrupt. - > Timer1 underflow interrupt. - > Timer2 underflow interrupt or CCP interrupt - > Timer3 underflow interrupt. - > WDT timeout interrupt. - > PA/PB input change interrupt. - > 2 set External interrupt(INT0/INT1). - > LVD interrupt. - > Comparator output status change interrupt. - > ADC end-of-convert interrupt. - Twelve interrupt events to wake-up AT8B62F1 from Standby mode: - > Timer0 overflow interrupt. - > Timer1 underflow interrupt. - > Timer2 underflow interrupt or CCP interrupt. - > Timer3 underflow interrupt. - > WDT timeout interrupt. - > PA/PB input change interrupt. - > 2 set External interrupt(INT0/INT1). - > LVD interrupt. - > Comparator output status change interrupt. - > ADC end-of-convert interrupt. - Four interrupt events to wake-up AT8B62F1 from Halt mode: - > WDT timeout interrupt. - > PA/PB input change interrupt. - > 2 set External interrupt(INT0/INT1). Ver. 1.1 2025/09/04 13 # 1.2 Block Diagram #### 1.3 Pin Assignment AT8B62F1 provides three kinds of package type which are SOP16, SOP14 and SOP8. Figure 1 Package pin assignment # 1.4 Pin Description | Pin Name | I/O | Description | | | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | PA0<br>AIN0<br>P1A | I/O | PA0 is bidirectional I/O pin, and can be comparator analog input pins. PA0 can be ADC analog input pin, AN0. PA0 can be P1A output in CCP mode | | | | | PA1 AIN1 EX_CKI1 PA1 is bidirectional I/O pin, and can be comparator analog input pins. PA1 can be ADC analog input pin, AN1 PA1 can be Timer2/3 clock source EX_CKI1. PA2 AIN2 PWM3/BZ3 SDI PA2 is a bidirectional I/O pin, and can be comparator analog input pin. PA2 can be ADC analog input pin, AN2. PA2 can be the output of PWM3 or Buzzer3. PA2 can be programming pad SDI. | | | | | | | | | | | | | | PA4<br>AIN4<br>PWM2<br>EX_CKI0<br>SCK<br>P1D | I/O | PA4 is a bidirectional I/O pin, and have 1MΩ pull-up resistor. PA4 can be ADC analog input pin, AN4. PA4 can be the output of PWM2 PA4 can be the Timer0/1 clock source EX_CKI0. PA4 can be programming pad SCK. PA4 can be P1D output in CCP mode | | | | | PA5<br>RSTb<br>Vpp<br>P1B | I/O | PA5 is an input pin or open-drain output pin. PA5 can be the reset pin RSTb. If Vpp is more than 7.75V, it also makes IC enter EPROM programming mode. PA5 can be P1B output in CCP mode | | | | | PA6<br>Xin | I/O | PA6 is a bidirectional I/O pin. PA6 can be the input pin of crystal oscillator Xin. | | | | | PA7<br>PWM4<br>Xout<br>P1C | I/O | PA7 is a bidirectional I/O pin. PA7 can be the output of PWM4 PA7 can be the output pin of crystal oscillator Xout. PA7 can be P1C output in CCP mode | | | | | PB0<br>AIN5<br>INT0<br>PWM5 | I/O | PB0 is a bidirectional I/O pin. PB0 can be ADC analog input pin, AN5. PB0 can be the input pin of external interrupt INT0. PB0 can be the output of PWM5 | | | | | PB1<br>AIN6<br>IR<br>INT1 | I/O | PB1 is a bidirectional I/O pin. PB1 can be ADC analog input pin, AN6. If IR mode is enabled, this pin is IR carrier output. PB1 can be the input pin of external interrupt INT1. | | | | | PB2<br>AIN7<br>PWM2/BZ2 | I/O | PB2 is a bidirectional I/O pin. PB2 can be ADC analog input pin, AN7. PB2 can be the output of PWM2 or Buzzer2. | | | | | Pin Name | I/O | Description | |---------------------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PB3 AIN8 PWM1/BZ1 CMPO SDO PWM5 VREFH | I/O | PB3 is a bidirectional I/O pin. PB3 can be ADC analog input pin, AN8. PB3 can be the output of PWM1 or Buzzer1 PB3 can be the output of comparator. PB3 can be programming pad SDO. PB3 can be the output of PWM5 PB3 can be ADC external high reference voltage source. | | PB4<br>AIN9 | I/O | PB4 is a bidirectional I/O pin. PB4 can be ADC analog input pin, AN9. | | PB5<br>AIN10 | I/O | PB5 is a bidirectional I/O pin. PB5 can be ADC analog input pin, AN10. | | VDD | ı | Positive power supply. | | VSS | - | Ground. | ### 2. Memory Organization AT8B62F1 memory is divided into two categories: one is program memory and the other is data memory. ### 2.1 Program Memory The program memory space of AT8B62F1 is 2K words. Therefore, the Program Counter (PC) is 11-bit wide in order to address any location of program memory. Some locations of program memory are reserved as interrupt entrance. Power-On Reset vector is located at 0x000. Software interrupt vector is located at 0x001. Internal and external hardware interrupt vector is located at 0x008. AT8B62F1 provides instruction GOTOA, CALLA to address 256 location of program space. AT8B62F1 also provides instructions LCALL and LGOTO to address any location of program space. When a call or interrupt is happening, next ROM address is written to top of the stack, when RET, RETIA or RETIE instruction is executed, the top of stack data is read and load to PC. AT8B62F1 program ROM address 0x7FE~0x7FF are reserved space, if user tries to write code in these addresses will get unexpected false functions. AT8B62F1 program ROM address 0x00E~0x00F are preset rolling code can be released and used as normal program space. Figure 2 Program Memory Address Mapping #### 2.2 Data Memory According to instructions used to access data memory, the data memory can be divided into three kinds of categories: one is R-page Special-function register (SFR) + General Purpose Register (GPR), another is F-page SFR and the other is S-page SFR. GPR are made of SRAM and user can use them to store variables or intermediate results. R-page data memory is divided into 4 banks and can be accessed directly or indirectly through a SFR register which is File Select Register (FSR). STATUS [7:6] are used as Bank register BK [1:0] to select one bank out of the 4 banks. R-page register can be divided into addressing mode: direct addressing mode and indirect addressing mode. The indirect addressing mode of data memory access is described in the following graph. This indirect addressing mode is implied by accessing register INDF. The bank selection is determined by STATUS [7:6] and the location selection is from FSR[6:0]. Figure 3 Indirect Addressing Mode of Data Memory Access The direct addressing mode of data memory access is described below. The bank selection is determined by STATUS [7:6] and the location selection is from instruction op-code[6:0] immediately. Figure 4 Direct Addressing Mode of Data Memory Access R-page SFR can be accessed by general instructions like arithmetic instructions and data movement instructions. The R-page SFR occupies address from 0x0 to 0x1F of Bank 0. However, the same address range of Bank 1, Bank 2 and Bank 3 are mapped back to Bank 0. In other words, R-page SFR physically existed at Bank 0. The GPR physically occupy address from 0x20 to 0x7F of Bank 0 and 0x20 to 0x3F of Bank 1. Other bank in address from 0x20 to 0x7F are mapped back as the Table 1 shows. The AT8B62F1 register name and address mapping of R-page SFR are described in the following table. | Status [7:6] | | 01 | 10 | 11 | | | |--------------|-----------------------------|-----------------------------|---------------------|--------------------|--|--| | Address | (Bank 0) | (Bank 1) | (Bank 2) | (Bank 3) | | | | 0x0 | INDF | | | | | | | 0x1 | TMR0 | | | | | | | 0x2 | PCL | | | | | | | 0x3 | STATUS | | | | | | | 0x4 | FSR | | | | | | | 0x5 | PORTA | | | | | | | 0x6 | PORTB | | | | | | | 0x7 | - | | | | | | | 0x8 | PCON | | | | | | | 0x9 | BWUCON | | | | | | | 0xA | PCHBUF | | | | | | | 0xB | ABPLCON | | | | | | | 0xC | BPHCON | | | | | | | 0xD | - | The | same mapping as Ba | ank 0 | | | | 0xE | INTE | | | | | | | 0xF | INTF | | | | | | | 0x10 | ADMD | | | | | | | 0x11 | ADR | | | | | | | 0x12 | ADD | | | | | | | 0x13 | ADVREFH | | | | | | | 0x14 | ADCR | | | | | | | 0x15 | AWUCON | | | | | | | 0x16 | PACON | | | | | | | 0x17 | ADJMD | | | | | | | 0x18 | INTEDG | | | | | | | 0x19 | TMRH | | | | | | | 0x1A | ANAEN | | <i>*</i> | | | | | 0x1B | RFC | Th | e same mapping as l | Rank O | | | | 0x1C | TM3RH | 1110 | c same mapping as i | Jank U | | | | 0x1D ~0x1E | | | - | | | | | 0x1F | INTE2 | The | e same mapping as l | Bank 0 | | | | 0x20 ~ 0x3F | General Purpose<br>Register | General Purpose<br>Register | Mapped to bank0 | Mapped to<br>Bank1 | | | | 0x40 ~ 0x7F | General Purpose<br>Register | Mapped to bank0 | Mapped to bank0 | Mapped to bank0 | | | ## Table 1 R-page SFR Address Mapping F-page SFR can be accessed only by instructions IOST and IOSTR. S-page SFR can be accessed only by instructions SFUN and SFUNR. STATUS[7:6] bank select bits are ignored while F-page and S-page register is accessed. The register name and address mapping of F-page and S-page are depicted in the following table. | SFR Category Address | F-page SFR | S-page SFR | | | | |----------------------|------------|------------|--|--|--| | | | | | | | | 0x0 | - | TMR1 | | | | | 0x1 | 4 - / | T1CR1 | | | | | 0x2 | - | T1CR2 | | | | | 0x3 | | PWM1DUTY | | | | | 0x4 | - | PS1CV | | | | | 0x5 | IOSTA | BZ1CR | | | | | 0x6 | IOSTB | IRCR | | | | | 0x7 | - | TBHP | | | | | 0x8 | - | TBHD | | | | | 0x9 | APHCON | TMR2 | | | | | 0xA | PS0CV | T2CR1 | | | | | 0xB | - | T2CR2 | | | | | 0xC | BODCON | PWM2DUTY | | | | | 0xD | - | PS2CV | | | | | 0xE | CMPCR | BZ2CR | | | | | 0xF | PCON1 | OSCCR | | | | | 0X10 | - | TMR3 | | | | | 0X11 | - | T3CR1 | | | | | 0X12 | - | T3CR2 | | | | | 0X13 | - | PWM3DUTY | | | | | 0X14 | - | PS3CV | | | | | 0X15 | - | BZ3CR | | | | | 0X16 | - | P4CR1 | | | | | 0X17 | - | | | | | | 0X18 | - | PWM4DUTY | | | | | 0x19 | | CCPCON | | | | | 0X1A | | PWMDB | | | | | 0X1B | | P5CR1 | | | | | 0X1D | | PWM5DUTY | | | | | 0X1F | | PWM5RH | | | | Table 2 F-page and S-page SFR Address Mapping ### 3. Function Description This chapter will describe the detailed operations of AT8B62F1. #### 3.1 R-page Special Function Register #### 3.1.1 INDF (Indirect Addressing Register) | Name | SFR Type | Addr. | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |---------------|----------|-------|-----------|------|------|------|------|------|------|------| | INDF | R | 0x0 | INDF[7:0] | | | | | | | | | R/W Property | | | | | | R | /W | | | | | Initial Value | | | | | | XXXX | XXXX | | | | The register INDF is not physically existed and it is used as indirect addressing mode. Any instruction accessing INDF actually accesses the register pointed by register FSR #### 3.1.2 TMR0 (Timer0 Register) | Name | SFR Type | Addr. | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |------|---------------|-------|------|------|------|------|--------|------|------|------| | TMR0 | R | 0x1 | | | | TMR | 0[7:0] | | | | | | R/W Property | | | | | R | /W | | | | | | Initial Value | | | | | XXXX | XXXX | | | | When read the register TMR0, it actually read the current running value of Timer0. Write the register TMR0 will change the current value of Timer0. Timer0 clock source can be from instruction clock F<sub>INST</sub>, or from external pin EX\_CKI0, or from Low Oscillator Frequency according to T0MD and configuration word setting. #### 3.1.3 PCL (Low Byte of PC[10:0]) | Name | SFR Type | Addr. | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |------|---------------|-------|------|------|------|------|-------|------|------|------| | PCL | R | 0x2 | | | | PCL | [7:0] | | | | | | R/W Property | | | | | R/ | W | | | | | | Initial Value | | | | | 0x | 00 | | | | Bit[7:0] The register PCL is the least significant byte (LSB) of 11-bit PC. PCL will be increased by one after one instruction is executed except some instructions which will change PC directly. The high byte of PC, i.e. PC[10:8], is not directly accessible. Update of PC[10:8] must be done through register PCHBUF. For LGOTO instruction, PC[10:0] is from instruction word. For LCALL instruction, PC[10:0] is from instruction word. Moreover, the next PC address, i.e. PC+1, will push onto top of Stack. #### 3.1.4 STATUS (Status Register) | Name | SFR Type | Addr. | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |--------|--------------|-------|-------|-------|------|-------|-------|------|------|------| | STATUS | R | 0x3 | BK[1] | BK[0] | GP5 | /TO | /PD | Z | DC | С | | R | W Property | | R/W | R/W | R/W | R/W*2 | R/W*1 | R/W | R/W | R/W | | lı | nitial Value | | 0 | 0 | 0 | 1 | 1 | Х | Х | Х | The register STATUS contains result of arithmetic instructions and reasons to cause reset. Bit0 C: Carry/Borrow flag C=1, carry is occurred for addition instruction or borrow is not occurred for subtraction instruction. C=0, carry is not occurred for addition instruction or borrow is occurred for subtraction instruction. Bit1 DC: Half Carry/half Borrow flag DC=1, carry from the 4th LSB is occurred for addition instruction or borrow from the 4th LSB is not occurred for subtraction instruction. DC=0, carry from the 4th LSB is not occurred for addition instruction or borrow from the 4th LSB is occurred for subtraction instruction. Bit2 Z: Zero flag Z=1, result of logical operation is zero. Z=0, result of logical operation is not zero. Bit3 /PD: Power down flag bit /PD=1, after power-up or after instruction CLRWDT is executed. /PD=0, after instruction SLEEP is executed. Bit4 /TO: Time overflow flag /TO=1, after power-up or after instruction CLRWDT or SLEEP is executed. /TO=0, WDT timeout is occurred. Bit5 **GP5**: General purpose read/write register bit. Bit[7:6] **BK[1:0]:** Bank register is used to select one specific bank of data memory. BK[1:0]=00b, Bank 0 is selected. BK[1:0]=01b, Bank 1 is selected. BK[1:0]=10b, Bank 2 is selected. BK[1:0]=11b, Bank 3 is selected. (\*1) can be cleared by sleep instruction. (\*2) can be set by clrwdt instruction. #### 3.1.5 FSR (Register File Selection Register) | Name | SFR Type | Addr. | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |------|---------------|-------|------|------|------|------|----------|------|------|------| | FSR | R | 0x4 | GP7 | | | ı | FSR[6:0] | | | | | | R/W Property | | | | | R/ | W | | | | | | Initial Value | | 0 | Х | Х | Х | Х | Х | Х | Х | **FSR[6:0]:** Select one register out of 128 registers of specific Bank. Bit7 GP7: general register. #### 3.1.6 PortA (PortA Data Register) | Name | SFR Type | Addr. | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |-------|---------------|-------|----------|------------|-----------|------------|------------|-----------|------------|--------| | PortA | R | 0x5 | PA7 | PA6 | PA5 | PA4 | PA3 | PA2 | PA1 | PA0 | | | R/W Propert | у | | | | R/ | W | | | | | | Initial Value | | Data lat | ch value i | s xxxxxxx | x, read va | lue is xxx | xxxxx por | t value(PA | 7~PA0) | While reading PortA, it will get the status of the specific pin if that pin is configured as input pin. However, if that pin is configured as output pin, whether it will get the status of the pin or the value of the corresponding output data latch is depend on the configuration option RD\_OPT. While writing to PortA, data is written to PA's output data latch. #### 3.1.7 PortB (PortB Data Register) | Name | SFR Type | Addr. | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |-------|---------------|-------|----------|------------|-----------|------------|------------|------------|----------|--------| | PortB | R | 0x6 | GP7 | GP6 | PB5 | PB4 | PB3 | PB2 | PB1 | PB0 | | I | R/W Property | · | | | | R/ | W | | | | | | Initial Value | | Data lat | ch value i | s xxxxxxx | x, read va | lue is xxx | xxxxx port | value(PB | 5~PB0) | While reading PortB, it will get the status of the specific pin if that pin is configured as input pin. However, if that pin is configured as output pin, whether it will get the status of the pin or the value of the corresponding output data latch is depend on the configuration option RD\_OPT. While writing to PortB, data is written to PB's output data latch. Bit[7:6] **GP7~6**: general purpose register bits. #### 3.1.8 PCON (Power Control Register) | Name | SFR Type | Addr. | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |------|---------------|-------|-------|------|-------|--------|-------|------|------|------| | PCON | R | 8x0 | WDTEN | GP6 | LVDEN | /PHPA5 | LVREN | GP2 | GP1 | GP0 | | F | R/W Propert | у | | | | R/W | | | | | | | Initial Value | | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | Bit[2:0] GP2, GP1, GP0: General read/write register bits. Bit3 LVREN: Enable/disable LVR. LVREN=1, enable LVR. LVREN=0, disable LVR. Bit4 /PHPA5: Disable/enable PA5 Pull-High resistor. /PHPA5=1, disable PA5 Pull-High resistor. /PHPA5=0, enable PA5 Pull-High resistor. Bit5 LVDEN: Enable/disable LVD. LVDEN=1, enable LVD. LVDEN=0, disable LVD. Bit6 GP6: General purpose register bits Bit7 WDTEN: Enable/disable WDT. WDTEN=1, enable WDT. WDTEN=0, disable WDT. ## 3.1.9 BWUCON (PortB Wake-up Control Register) | Name | SFR Type | Addr. | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |--------|-------------|-------|------|------|-------|-------|-------|-------|-------|-------| | BWUCON | R | 0x9 | | 7 | WUPB5 | WUPB4 | WUPB3 | WUPB2 | WUPB1 | WUPB0 | | R/V | V Property | | 1 | 7 | R/W | R/W | R/W | R/W | R/W | R/W | | In | itial Value | | X | Х | 1 | 1 | 1 | 1 | 1 | 1 | Bit[5:0] **WUPBx**: Enable/disable PBx wake-up function, $0 \le x \le 5$ . WUPBx=1, enable PBx wake-up function. WUPBx=0, disable PBx wake-up function. ## 3.1.10 PCHBUF (High Byte of PC) | Name | SFR Type | Addr. | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |--------|--------------|-------|------|----------|------|------|------|------|--------|------| | PCHBUF | R | 0xA | - | XSPD_STP | | - | | PCI | HBUF[2 | 2:0] | | R/ | W Property | | - | W | | - | | | R/W | | | lı | nitial Value | | Х | 0 | | Х | | | 000 | | Bit[2:0] **PCHBUF[2:0]**: Buffer of the $10^{th} \sim 8^{th}$ bit of PC. Bit6 **XSPD\_STP:** Write 1 to stop crystal 32.768K speed-up function, write-only. ## 3.1.11 ABPLCON (PortA/PortB Pull-Low Resistor Control Register) | Name | SFR<br>Type | Addr. | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |---------|-------------|-------|--------|--------|--------|--------|--------|--------|--------|--------| | ABPLCON | R | 0xB | /PLPB3 | /PLPB2 | /PLPB1 | /PLPB0 | /PLPA3 | /PLPA2 | /PLPA1 | /PLPA0 | | R/W F | Property | 1 | | | | R | W | | | | | Initia | l Value | | 1 | 1 | 1 | 1. | 1 | 1 | 1 | 1 | Bit[3:0] /PLPAx: Disable/enable PAx Pull-Low resistor, $0 \le x \le 3$ . /PLPAx=1, disable PAx Pull-Low resistor. /PLPAx=0, enable PAx Pull-Low resistor. Bit[7:4] /PLPBx: Disable/enable PBx Pull-Low resistor, $0 \le x \le 3$ . /PLPBx=1, disable PBx Pull-Low resistor. /PLPBx=0, enable PBx Pull-Low resistor. #### 3.1.12 BPHCON (PortB Pull-High Resistor Control Register) | Name | SFR Type | Addr. | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |--------|-------------|-------|------|------|--------|--------|--------|--------|--------|--------| | BPHCON | R | 0xC | • | - | /PHPB5 | /PHPB4 | /PHPB3 | /PHPB2 | /PHPB1 | /PHPB0 | | R/\ | N Property | | - | - | R/W | R/W | R/W | R/W | R/W | R/W | | In | itial Value | | Х | Х | 1 | 1 | 1 | 1 | 1 | 1 | Bit[5:0] /PHPBx: Disable/enable PBx Pull-High resistor, $0 \le x \le 5$ . /PHPBx=1, disable PBx Pull-High resistor. /PHPBx=0, enable PBx Pull-High resistor. ## 3.1.13 INTE (Interrupt Enable Register) | Name | SFR<br>Type | Addr. | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |------|-------------|-------|--------|-------|----------------|-------|------|--------|-------|------| | INTE | R | 0xE | INT1IE | WDTIE | T2IE/<br>CCPIE | LVDIE | T1IE | INT0IE | PABIE | TOIE | | R/\ | W Prope | rty | R/W | In | itial Valu | е | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit0 T0IE: Timer0 overflow interrupt enable bit. T0IE=1, enable Timer0 overflow interrupt. T0IE=0, disable Timer0 overflow interrupt. Bit1 PABIE: PortA/PortB input change interrupt enable bit. PABIE=1, enable PortA/PortB input change interrupt. PABIE=0, disable PortA/PortB input change interrupt. Bit2 INTOIE: External interrupt 0 enable bit. INT0IE=1, enable external interrupt 0. INT0IE=0, disable external interrupt 0. Bit3 **T1IE:** Timer1 underflow interrupt enable bit. T1IE=1, enable Timer1 underflow interrupt. T1IE=0, disable Timer1 underflow interrupt. Bit4 LVDIE: Low-voltage detector interrupt enable bit. LVDIE=1, enable low-voltage detector interrupt. LVDIE=0, disable low-voltage detector interrupt. Bit5 **T2IE/CCPIE:** When CCP capture or compare mode is enabled, this interrupt is used as CCP interrupt enable bits, otherwise it is Timer2 underflow interrupt enable bit. T2IE=1, enable interrupt. T2IE=0, disable interrupt. Bit6 WDTIE: WDT timeout interrupt enable bit. WDTIE=1, enable WDT timeout interrupt. WDTIE=0, disable WDT timeout interrupt. Bit7 INT1IE: External interrupt 1 enable bit. INT1IE=1, enable external interrupt 1. INT1IE=0, disable external interrupt 1. #### 3.1.14 INTF (Interrupt Flag Register) | Name | SFR<br>Type | Addr. | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |--------|-------------|-------|--------|-------|----------------|-------|------|--------|-------|------| | INTF | R | 0xF | INT1IF | WDTIF | T2IF/<br>CCPIF | LVDIF | T1IF | INT0IF | PABIF | TOIF | | R | /W Propert | ty | R/W | Initia | al Value(no | te*) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit0 T0IF: Timer0 overflow interrupt flag bit. T0IF=1, Timer0 overflow interrupt is occurred. T0IF =0 must be clear by firmware. Bit1 PABIF: PortA/PortB input change interrupt flag . PABIF=1, PortA/PortB input change interrupt is occurred. PABIF=0 must be clear by firmware. Bit2 INT0IF: External interrupt 0 flag . INT0IF=1, external interrupt 0 is occurred. INT0IF=0 must be clear by firmware. Bit3 T1IF: Timer1 underflow interrupt flag . T1IF=1 Timer1 underflow interrupt is occurred. T1IF=0 must be clear by firmware. Bit4 LVDIF: Low-voltage detector interrupt flag. LVDIF=1, Low-voltage detector interrupt is occurred. LVDIF=0 must be clear by firmware. Bit5 **T2IF/CCPIF:** When CCP capture or compare mode is enabled, this interrupt is used as CCP interrupt flag bits, otherwise it is T2 underflow interrupt flag T2IF=1, interrupt is occurred. T2IF=0 must be clear by firmware. Bit6 WDTIF: WDT timeout interrupt flag . WDTIF=1, WDT timeout interrupt is occurred. WDTIF=0 must be clear by firmware. Bit7 INT1IF: External interrupt 1 flag. INT1IF=1, external interrupt 1 is occurred. INT1IF =0 must be clear by firmware. Note: When corresponding INTE bit is not enabled, the read interrupt flag is 0. #### 3.1.15 ADMD (ADC Mode Register) | Name | SFR<br>Type | Addr. | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |------|--------------|-------|------|-------|------|------|------|------|------|------| | ADMD | R | 0x10 | ADEN | START | EOC | GCHS | CHS3 | CHS2 | CHS1 | CHS0 | | R/ | W Proper | ty | R/W | W | R | R/W | R/W | R/W | R/W | R/W | | Ir | nitial Value | ; | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | Bit7 ADEN: ADC enable bit. ADEN=1, ADC is enabled. Bit6 START: Start an ADC conversion session. When write 1 to this bit, start to execute ADC converting. This bit is write-only. Read this bit will get 0. Bit5 EOC: ADC status bit, read-only. EOC=1: ADC is end-of-convert, the ADC data present in ADR and ADD is available. EOC=0: ADC is in procession. Bit4 **GCHS**: ADC global channel select bit. GCHS=0: disable all ADC input channel. GCHS=1: enable ADC input channel. Bit[3:0] **CHS3~0:** ADC input channel select bits. 0000=select PA0 pad as ADC input, 0001=select PA1 pad as ADC input, 0010=select PA2 pad as ADC input, 0011=select PA3 pad as ADC input, 0100=select PA4 pad as ADC input, 0101=select PB0 pad as ADC input, 0110=select PB1 pad as ADC input, 0111=select PB2pad as ADC input, 1000=select PB3 pad as ADC input, 1001=select PB4 pad as ADC input, 1010=select PB5 pad as ADC input, 1011=select 1/4 VDD as ADC input. 1100=select GND as ADC input. ## 3.1.16 ADR (ADC Clock, ADC Interrupt Flag and ADC LSB Output Register) | Name | SFR Type | Addr. | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |------|---------------|-------|------|------|-------|-------|------|------|------|------| | ADR | R | 0x11 | ADIF | ADIE | ADCK1 | ADCK0 | AD3 | AD2 | AD1 | AD0 | | R | /W Property | y | R/W | R/W | R/W | R/W | R | R | R | R | | I | Initial Value | | 0 | 0 | 0 | 0 | X | Х | X | Х | Bit7 ADIF: ADC interrupt flag bit. ADIF=1, ADC end-of-convert interrupt is occurred. ADIF=0 must be clear by firmware. Bit6 ADIE: ADC end-of-convert interrupt enable bit. ADIE=1 : enable ADC interrupt. ADIE=0 : disable ADC interrupt. Bit[5:4] ADCK1~0: ADC clock select. 00: ADC clock=F<sub>INST</sub>/16, 01: ADC clock=F<sub>INST</sub>/8, 10: ADC clock=FINST/1, 11: ADC clock=FINST/2. Bit[3:0] AD3~0: 12-bit low-nibble ADC data buffer. ## 3.1.17 ADD (ADC Output Data Register) | | SFR Type | Addr. | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |-----|---------------|-------|------|------|------|------|------|------|------|------| | ADD | R | 0x12 | AD11 | AD10 | AD9 | AD8 | AD7 | AD6 | AD5 | AD4 | | | R/W Property | У | R | R | R | R | R | R | R | R | | | Initial Value | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit[7:0] **AD11~4:** High-byte ADC data buffer. ## 3.1.18 ADVREFH (ADC High Reference Voltage Register) | Name | SFR<br>Type | Addr. | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |---------|-------------|-------|--------|------|------|------|------|------|------|------| | ADVREFH | R | 0x13 | EVHENB | • | 1 | 1 | - | 1 | VHS1 | VHS0 | | R/W | Property | 1 | R/W | - | - | - | - | - | R/W | R/W | | Initia | al Value | | 0 | Х | Х | X | Х | Х | 1 | 1 | Bit7 EVHENB: ADC reference high voltage (VREFH) select control bit. EVHENB=0: ADC reference high voltage is internal generated, the voltage selected depends on VHS1~0. EVHENB=1: ADC reference high voltage is supplied by external pin PA0. Bit [1:0] VHS1~0: ADC internal reference high voltage select bits. 11: VREFH=VDD, 10: VREFH=4V. 01 VREFH=3V 00: VREFH=2V. ## 3.1.19 ADCR (Sampling Pulse and ADC Bit Register) | Name | SFR<br>Type | Addr | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |------|-------------|------|------|--------|--------|--------|-------|-------|-------|-------| | ADCR | R | 0x14 | - | PBCON5 | PBCON4 | PBCON3 | SHCK1 | SHCK0 | ADCR1 | ADCR0 | | R/V | V Prope | rty | - | R/W | Ini | tial Valu | е | Х | 0 | 0 | 0 | 1 | 0 | 1 | 0 | Bit[1:0] **ADCR1~0:** ADC conversion bit no. select. 00: 8-bit ADC 01: 10-bit ADC 1x: 12-bit ADC. Bit[3:2] SHCK1~0: Sampling pulse width select. 00: 1 ADC clock 01: 2 ADC clock 10: 4 ADC clock 11: 8 ADC clock. Bit[6:4] **PBCONx:** PB analog pin select, $3 \le x \le 5$ . 0=PBx can be analog ADC input or digital I/O pin. 1=PBx is pure analog ADC input pin for power-saving. ## 3.1.20 AWUCON (PortA Wake-up Control Register) | Name | SFR<br>Type | Addr. | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |--------|-------------|-------|-------|-------|-------|-------|-------|-------|-------|-------| | AWUCON | R | 0x15 | WUPA7 | WUPA6 | WUPA5 | WUPA4 | WUPA3 | WUPA2 | WUPA1 | WUPA0 | | R/W I | Property | У | R/W | Initia | ıl Value | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | Bit[7:0] **WUPAx**: Enable/disable PAx wake-up function, $0 \le x \le 7$ . WUPAx=1, enable PAx wake-up function. WUPAx=0, disable PAx wake-up function. ## 3.1.21 PACON (ADC Analog Pin Register) | Name | SFR<br>Type | Addr. | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |-------|-------------|-------|--------|--------|--------|--------|--------|--------|--------|--------| | PACON | R | 0x16 | PBCON2 | PBCON1 | PBCON0 | PACON4 | PACON3 | PACON2 | PACON1 | PACON0 | | R/W | / Proper | ty | R/W | Init | ial Value | е | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit[4:0] **PACONx:** PA analog pin select, $0 \le x \le 4$ . 0=PAx can be analog ADC input or digital I/O pin. 1=PAx is pure analog ADC input pin for power-saving. Bit[7:5] **PBCONx:** PB analog pin select, $0 \le x \le 2$ . 0=PBx can be analog ADC input or digital I/O pin. 1=PBx is pure analog ADC input pin for power-saving. #### 3.1.22 ADJMD (ADC adjustment mode) | Name | SFR<br>Type | Addr. | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |-------|-------------|-------|------|------|----------|--------|--------|--------|--------|--------| | ADJMD | R | 0x17 | - | - | ADJ_SIGN | ADJ[4] | ADJ[3] | ADJ[2] | ADJ[1] | ADJ[0] | | R/ | W Prope | rty | - / | - | R/W | R/W | R/W | R/W | R/W | R/W | | In | itial Valu | е | Х | X | 0 | 0 | 0 | 0 | 0 | 0 | Bit[4:0] ADJ[x]: adjustment bit select, $0 \le x \le 4$ . 00000=offset 0mV 11111=offset 12.5mV. Bit5 ADJ\_SIGN: adjustment sign bit 0= adc data decrease 1=adc data increase Note: For application, please refer to NYIDE example code "ADC\_Interrupt \_AutoK". ## 3.1.23 INTEDG (Interrupt Edge Register) | Name | SFR Type | Addr. | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |--------|--------------|-------|------|------|------|------|--------|--------|--------|--------| | INTEDG | R | 0x18 | ı | ı | EIS1 | EIS0 | INT1G1 | INT1G0 | INT0G1 | INT0G0 | | R/ | W Property | | - | - | R/W | R/W | R/W | R/W | R/W | R/W | | lı | nitial Value | | Х | Х | 0 | 0 | 0 | 1 | 0 | 1 | Bit[1:0] INT0G1~0: INT0 edge trigger select bit. 00: reserved 01: rising edge 10: falling edge 11: rising/falling edge. Bit[3:2] INT1G1~0: INT1 edge trigger select bit. 00: reserved 01: rising edge 10: falling edge 11: rising/falling edge. Bit4 EIS0: External interrupt 0 select bit EIS0=1, PB0 is external interrupt 0. EIS0=0, PB0 is GPIO. Bit5 **EIS1**: External interrupt 1 select bit EIS1=1, PB1 is external interrupt 1. EIS1=0, PB1 is GPIO. ## 3.1.24 TMRH (Timer High Byte Register) | Name | SFR<br>Type | Addr. | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |------|-------------|-------|-------|-------|-------|-------|---------------|---------------|---------------|---------------| | TMRH | R | 0x19 | TMR29 | TMR28 | TMR19 | TMR18 | PWM2<br>DUTY9 | PWM2<br>DUTY8 | PWM1<br>DUTY9 | PWM1<br>DUTY8 | | R/W | / Proper | ty | R/W | Init | ial Valu | е | X | X | Х | Х | X | Х | Х | Х | Bit[1:0] **PWM1DUTY9~8:** PWM1 duty data MSB 2 bits. Bit[3:2] PWM2DUTY9~8: PWM2 duty data MSB 2 bits. Bit[5:4] **TMR19~8:** Timer1 MSB 2 bits. Write these 2 bits will overwrite the 10-bit Timer1 load value of bit 9 and 8. Read these 2 bits will get the Timer1 bit9-8 current value. Bit[7:6] **TMR29~8:** Timer2 MSB 2 bits. Write these 2 bits will overwrite the 10-bit Timer2 load value of bit 9 and 8. Read these 2 bits will get the Timer2 bit9-8 current value. #### 3.1.25 ANAEN (Analog Circuit Enable Register) | Name | SFR<br>Type | Addr. | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |-------|-------------|-------|-------|------|------|------|------|------|------|------| | ANAEN | R | 0x1A | CMPEN | - | - | - | - | - | - | - | | R/W | / Proper | ty | R/W | - | - | - | - | - | - | - | | Init | ial Valu | ө | 0 | Х | Х | Х | X | Х | Х | Х | Bit7 CMPEN: Enable/disable voltage comparator. CMPEN=1, enable voltage comparator. CMPEN=0, disable voltage comparator. #### 3.1.26 RFC (RFC Register) | Name | SFR Type | Addr. | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | | |------|---------------|-------|-------|------|------|------|------|-----------|------|------|--| | RFC | R | 0x1B | RFCEN | ı | ı | ı | | PSEL[3:0] | | | | | F | R/W Property | | R/W | - | - | - | R/W | | | | | | | Initial Value | | 0 | X | Χ | Х | | 0 R/W | | | | Bit[3:0] **RFCEN:** Enable/disable RFC function. RFCEN=1, enable RFC function. RFCEN=0, disable RFC function. Bit7 PSEL[3:0]: Select RFC pad. | PSEL[3:0] | RFC PAD | |-----------|---------| | 0000 | PA0 | | 0001 | PA1 | | 0010 | PA2 | | 0011 | PA3 | | 0100 | PA4 | | 0101 | PA5 | | 0110 | PA6 | | 0111 | PA7 | | 1000 | PB0 | | 1001 | PB1 | | 1010 | PB2 | | 1011 | PB3 | | 1100 | PB4 | | 1101 | PB5 | Table 3 RFC pad select # 3.1.27 TM3RH (Timer3 High Byte Register) | Name | SFR<br>Type | Addr | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |-------|-------------|------|------|------|-------|-------|---------------|---------------|---------------|---------------| | TM3RH | R | 0x1C | - | ı | TMR39 | TMR38 | PWM4<br>DUTY9 | PWM4<br>DUTY8 | PWM3<br>DUTY9 | PWM3<br>DUTY8 | | R/W | Proper | ty | - | - | R/W | R/W | R/W | R/W | R/W | R/W | | Init | ial Value | ) | - | 1 | Х | Х | X | X | Х | X | Bit[1:0] PWM3DUTY9~8: PWM3 duty data MSB 2 bits. Bit[3:2] **PWM4DUTY9~8:** PWM4 duty data MSB 2 bits. Bit[5:4] **TMR39~38:** Timer3 MSB 2 bits. Write these 2 bits will overwrite the 10-bit Timer3 load value of bit 9 and 8.Read these 2 bits will get the Timer3 bit9-8 current value. # 3.1.28 INTE2 (Interrupt Enable and Flag 2nd. Register) | Name | SFR Type | Addr. | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |-------|---------------|-------|------|------|------|------|------|------|------|------| | INTE2 | R | 0x1F | • | - | ı | T3IF | ı | ı | ı | T3IE | | F | R/W Property | | | - | - | R/W | - | - | - | R/W | | | Initial Value | | j | | - | 0 | - | - | - | 0 | Bit0 T3IE: Timer3 underflow interrupt enable bit. T3IE=1, enable Timer3 underflow interrupt. T3IE=0, disable Timer3 underflow interrupt. Bit4 T3IF: Timer3 underflow interrupt flag bit. T3IF=1, Timer3 underflow interrupt is occurred. T3IF=0 must be clear by firmware. #### 3.2 TOMD Register T0MD is a readable/writeable register which is only accessed by instruction T0MD / T0MDR. | Name | SFR Type | Addr. | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |------|----------------|-------|--------|------|------|------|--------|------|---------|------| | T0MD | - | - | LCKTM0 | GP6 | T0CS | T0CE | PS0WDT | PS | SOSEL[2 | :0] | | I | R/W Property | У | | | | R/W | | | | | | Init | tial Value(not | :e*) | 0 | 0 | 1 | 1 | 1 | | 111 | | Bit[2:0] **PS0SEL[2:0]:** Prescaler0 dividing rate selection. The rate depends on Prescaler0 is assigned to Timer0 or WDT. When Prescaler0 is assigned to WDT, the dividing rate is dependent on which timeout mechanism is selected. | | Dividing Rate | | | | | | | | | | |-------------|----------------------|-------------------------|-----------------------------|--|--|--|--|--|--|--| | PS0SEL[2:0] | PS0WDT=0<br>(Timer0) | PS0WDT=1<br>(WDT Reset) | PS0WDT=1<br>(WDT Interrupt) | | | | | | | | | 000 | 1:2 | 1:1 | 1:2 | | | | | | | | | 001 | 1:4 | 1:2 | 1:4 | | | | | | | | | 010 | 1:8 | 1:4 | 1:8 | | | | | | | | | 011 | 1:16 | 1:8 | 1:16 | | | | | | | | | 100 | 1:32 | 1:16 | 1:32 | | | | | | | | | 101 | 1:64 | 1:32 | 1:64 | | | | | | | | | 110 | 1:128 | 1:64 | 1:128 | | | | | | | | | 111 | 1:256 | 1:128 | 1:256 | | | | | | | | Table 4 Prescaler0 Dividing Rate Bit3 **PS0WDT:** Prescaler0 assignment. PS0WDT=1, Prescaler0 is assigned to WDT. PS0WDT=0, Prescaler0 is assigned to Timer0. Note: Always set PS0WDT and PS0SEL[2:0] before enabling watchdog or timer interrupt, or reset or interrupt may be falsely triggered. Bit4 **T0CE**: Timer0 external clock edge selection. T0CE=1, Timer0 will increase one while high-to-low transition occurs on pin EX\_CKI0. T0CE=0, Timer0 will increase one while low-to-high transition occurs on pin EX\_CKI0. Note: T0CE is also applied to Low Oscillator Frequency as Timer0 clock source condition. Bit5 T0CS: Timer0 clock source selection. T0CS=1, External clock on pin EX\_CKI0 or Low Oscillator Frequency (I\_LRC or E\_LXT) is selected. T0CS=0, Instruction clock F<sub>INST</sub> is selected. Bit6 GP6: General register. Bit7 LCKTM0: When T0CS=1, timer 0 clock source can be optionally selected to be low-frequency oscillator. T0CS=0, Instruction clock FINST is selected as Timer0 clock source. T0CS=1, LCKTM0=0, external clock on pin EX\_CKI0 is selected as Timer0 clock source. T0CS=1, LCKTM0=1, Low Oscillator Frequency (I\_LRC or E\_LXT, depends on configuration word Low Oscillator Frequency) output replaces pin EX CKI0 as Timer0 clock source. Note: For more detail descriptions of Timer0 clock source select, please see Timer0 section. ## 3.3 F-page Special Function Register #### 3.3.1 IOSTA (PortA I/O Control Register) | Name | SFR Type | Addr. | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |---------------|----------|-------|-------|-------|-------|-------|-------|-------|-------|-------| | IOSTA | F | 0x5 | IOPA7 | IOPA6 | IOPA5 | IOPA4 | IOPA3 | IOPA2 | IOPA1 | IOPA0 | | R/W Property | | | R/W | Initial Value | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | Bit[7:0] **IOPAx:** PAx I/O mode selection, $0 \le x \le 7$ . IOPAx=1, PAx is input mode. IOPAx=0, PAx is output mode. #### 3.3.2 IOSTB (PortB I/O Control Register) | Name | SFR Type | Addr. | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |---------------|--------------|-------|------|------|-------|-------|-------|-------|-------|-------| | IOSTB | F | 0x6 | - | - | IOPB5 | IOPB4 | IOPB3 | IOPB2 | IOPB1 | IOPB0 | | | R/W Property | | | - | R/W | R/W | R/W | R/W | R/W | R/W | | Initial Value | | X | X | 1 | 1 | 1 | 1 | 1 | 1 | | Bit[5:0] **IOPBx:** PBx I/O mode selection, $0 \le x \le 5$ . IOPBx=1, PBx is input mode. IOPBx=0, PBx is output mode. ## 3.3.3 APHCON (PortA Pull-High Resistor Control Register) | Name | SFR Type | Addr. | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |--------|---------------|-------|--------|--------|--------|--------|--------|--------|--------|--------| | APHCON | F | 0x9 | /PHPA7 | /PHPA6 | /PLPA5 | /PHPA4 | /PHPA3 | /PHPA2 | /PHPA1 | /PHPA0 | | R/V | V Property | | | | | R/ | W | | | | | Ini | Initial Value | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | /PHPAx: Enable/disable Pull-High resistor of PAx, x=0~4, 6~7. /PHPAx=1, disable Pull-High resistor of PAx. /PHPAx=0, enable Pull-High resistor of PAx. Bit5 /PLPA5: Enable/disable Pull-Low resistor of PA5. /PLPA5=1, disable Pull-Low resistor of PA5. /PLPA5=0, enable Pull-Low resistor of PA5. Note: When PA6 and PA7 are used as crystal oscillator pads, the Pull-High resistor should not enable. Or the oscillation may fail. ## 3.3.4 PS0CV (Prescaler0 Counter Value Register) | Name | SFR Type | Addr. | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |-------|---------------|-------|------------|------|------|------|------|------|------|------| | PS0CV | F | 0xA | PS0CV[7:0] | | | | | | | | | F | R/W Property | | | | | ı | R | | | | | | Initial Value | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | While reading PS0CV, it will get current value of Prescaler0 counter. ## 3.3.5 BODCON (PortB Open-Drain Control Register) | Name | SFR Type | Addr. | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |---------------|--------------|-------|------|------|-------|-------|-------|-------|-------|-------| | BODCON | F | 0xC | - | - | ODPB5 | ODPB4 | ODPB3 | ODPB2 | ODPB1 | ODPB0 | | R/ | R/W Property | | | - | R/W | R/W | R/W | R/W | R/W | R/W | | Initial Value | | | Х | Х | 0 | 0 | 0 | 0 | 0 | 0 | Bit[5:0] **ODPBx:** Enable/disable open-drain of PBx, $0 \le x \le 5$ . ODPBx=1, enable open-drain of PBx. ODPBx=0, disable open-drain of PBx. #### 3.3.6 CMPCR (Comparator voltage select Control Register) | Name | SFR Type | Addr. | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |-------|---------------|-------|------|------|------|------|------|------|------|------| | CMPCR | F | 0xE | PS3 | PS2 | PS1 | PS0 | VS3 | VS2 | VS1 | VS0 | | R | /W Property | | | | | R/ | W | | | | | | Initial Value | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | | VS[3:0], PS[3:0]: When VS[3:0]=0, the comparator is in P2P mode, else it is in P2V mode. When the comparator is in P2V mode, VS[3:0] select one of 15 reference voltages as the inverting input of the comparator. And PS[3:0] determine one of 11 pads as the non-inverting input of the comparator. When the comparator is in P2P mode, VS[3:0] is fixed 0, and PS[3:0] select 2 pads out of 4 combinations to be the inverting and non-inverting input of the comparator. For detail P2P mode please see function description comparator section. | VS[3:0] | V- of Comparator | PS[3:0] | Selected pad | | | |---------|-------------------------|---------|--------------|--|--| | 0000 | P2P mode | 0000 | PA0 | | | | 0001 | 1 / 16 V <sub>DD</sub> | 0001 | PA1 | | | | 0010 | 2 / 16 V <sub>DD</sub> | 0010 | PA2 | | | | 0011 | 3 / 16 V <sub>DD</sub> | 0011 | PA3 | | | | 0100 | 4 / 16 V <sub>DD</sub> | 0100 | - | | | | 0101 | 5 / 16 V <sub>DD</sub> | 0101 | - | | | | 0110 | 6 / 16 V <sub>DD</sub> | 0110 | - | | | | 0111 | 7 / 16 V <sub>DD</sub> | 0111 | - | | | | 1000 | 8 / 16 V <sub>DD</sub> | 1000 | - | | | | 1001 | 9 / 16 V <sub>DD</sub> | 1001 | - | | | | 1010 | 10 / 16 V <sub>DD</sub> | 1010 | - | | | | 1011 | 11 / 16 V <sub>DD</sub> | 1011 | - | | | | 1100 | 12 / 16 V <sub>DD</sub> | 1100 | - | | | | 1101 | 13 / 16 V <sub>DD</sub> | 1101 | - | | | | 1110 | 14 / 16 V <sub>DD</sub> | 1110 | - | | | | 1111 | 15 / 16 V <sub>DD</sub> | 1111 | - | | | Table 5 P2V Mode | PS[3:0] | Non-inverting input | Inverting input | |---------|---------------------|-----------------| | 0000 | PA0 | PA1 | | 0001 | PA1 | PA0 | | 0010 | PA2 | PA3 | | 0011 | PA3 | PA2 | Table 6 P2P Mode (VS[3:0] = 4'b0000) ## 3.3.7 PCON1 (Power Control Register1) | Name | SFR Type | Addr. | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |---------------|--------------|-------|-------|--------|------|-------|-------|-------|------|------| | PCON1 | F | 0xF | GIE | LVDOUT | GP5 | LVDS2 | LVDS1 | LVDS0 | GP1 | T0EN | | F | R/W Property | | R/W*1 | R | R/W | R/W | R/W | R/W | R/W | R/W | | Initial Value | | 0 | X | 0 | 1 | 1 | 1 | 0 | 1 | | Bit0 T0EN: Enable/disable Timer0. T0EN=1, enable Timer0. T0EN=0, disable Timer0 Bit1 GP1: General purpose read/write register. Bit[4:2] LVDS2~0: Select one of the 8 LVD voltage. | LVDS[2:0] | Voltage | |-----------|---------| | 000 | 2.0V | | 001 | 2.2V | | 010 | 2.4V | | 011 | 2.7V | | 100 | 3.0V | | 101 | 3.3V | | 110 | 3.6V | | 111 | 4.3V | Table 7 LVD voltage select Bit5 GP5: General purpose read/write register. Bit6 LVDOUT: Low voltage detector output, read-only. Bit7 GIE: Global interrupt enable bit. GIE=1, enable all unmasked interrupts. GIE=0, disable all interrupts. (1\*): set by instruction ENI, clear by instruction DISI, read by instruction IOSTR. ## 3.4 S-page Special Function Register ## 3.4.1 TMR1 (Timer1 Register) | Name | SFR Type | Addr. | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | | | | |------------------------|--------------|-------|------|-----------|------|------|------|------|------|------|--|--|--| | TMR1 | S | 0x0 | | TMR1[7:0] | | | | | | | | | | | | R/W Property | | R/W | | | | | | | | | | | | Initial Value XXXXXXXX | | | | | | | | | | | | | | When reading register TMR1, it will obtain current value of 10-bit down-count Timer1 at TMR1[9:0]. When writing register TMR1, it will write data from TMRH[5:4] and Timer1 reload register to TMR1[9:0] current content. ## 3.4.2 T1CR1 (Timer1 Control Register1) | Name | SFR<br>Type | Addr. | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |---------------|-------------|-------|---------|---------|------|------|---------|------|------|------| | T1CR1 | S | 0x1 | PWM10EN | PWM1OAL | • | - | TM1_HRC | T10S | T1RL | T1EN | | R/\ | N Prope | erty | R/W | R/W | - | - | R/W | R/W | R/W | R/W | | Initial Value | | 0 | 0 | Х | Х | 0 | 0 | 0 | 0 | | This register is used to configure Timer1 functionality. Bit0 T1EN: Enable/disable Timer1. T1EN=1, enable Timer1. T1EN=0, disable Timer1. Bit1 T1RL: Configure Timer1 down-count mechanism while Non-Stop mode is selected (T1OS=0). T1RL=1, initial value is reloaded from reload register TMR1[9:0]. T1RL=0, continuous down-count from 0x3FF when underflow is occurred. Bit2 T10S: Configure Timer1 operating mode while underflow is reached. T1OS=1, One-Shot mode. Timer1 will count once from the initial value to 0x00. T1OS=0, Non-Stop mode. Timer1 will keep down-count after underflow. | T10S | T1RL | Timer1 Down-Count Functionality | |------|------|-------------------------------------------------------------------------------------------------------------------------------------| | 0 | 0 | Timer1 will count from reload value down to 0x00. When underflow is reached, 0x3FF is reloaded and continues down-count. | | 0 | 1 | Timer1 will count from reload value down to 0x00. When underflow is reached, reload value is reloaded and continues to down-count. | | 1 | x | Timer1 will count from initial value down to 0x00. When underflow is reached, Timer1 will stop down-count. | Table 8 Timer1 Functionality Bit3 TM1 HRC: Timer1 clock source from Internal High frequency(I HRCx1) TM1\_HRC=1: Enable. Timer1 clock source from Internal High frequency (I\_HRCx1) TM1\_HRC=0: Disable. Timer1 clock source from CPU operating clock. Note: When Timer By Passed prescaler (TMx\_HRC=1), it's minimum operating LVR voltage will be higher. Bit6 **PWM1OAL:** Define PWM1 output active state. PWM1OAL=1, PWM1 output is active low. PWM1OAL=0, PWM1 output is active high. Bit7 PWM10EN: Enable/disable PWM1 output. PWM10EN=1, PWM1 output will be present on PB3. PWM10EN=0, PB3 is GPIO. ## 3.4.3 T1CR2 (Timer1 Control Register2) | Name | SFR Type | Addr. | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |-------|---------------|-------|------|------|------|------|--------|-------------|------|------| | T1CR2 | S | 0x2 | - | - | T1CS | T1CE | /PS1EN | PS1SEL[2:0] | | | | | R/W Property | | | - | R/W | R/W | R/W | R/W | R/W | R/W | | | Initial Value | X | X | 1 | 1 | 1 | 1 | 1 | 1 | | This register is used to configure Timer1 functionality. Bit[2:0] **PS1SEL[2:0]:** Prescaler1 dividing rate selection. | PS1SEL[2:0] | Dividing Rate | |-------------|---------------| | 000 | 1:2 | | 001 | 1:4 | | 010 | 1:8 | | 011 | 1:16 | | 100 | 1:32 | | 101 | 1:64 | | 110 | 1:128 | | 111 | 1:256 | Table 9 Prescaler1 Dividing Rate Note: Always set PS1SEL[2:0] at /PS1EN=1, or interrupt may be falsely triggered. Bit3 /PS1EN: Disable/enable Prescaler1. /PS1EN=1, disable Prescaler1. /PS1EN=0, enable Prescaler1. Bit4 T1CE: Timer1 external clock edge selection. T1CE=1, Timer1 will decrease one while high-to-low transition occurs on pin EX\_CKI0. T1CE=0, Timer1 will decrease one while low-to-high transition occurs on pin EX\_CKI0. Bit5 T1CS: Timer1 clock source selection. T1CS=1, External clock on pin EX\_CKI0 is selected. T1CS=0, Instruction clock is selected. ## 3.4.4 PWM1DUTY (PWM1 Duty Register) | Name | SFR Type | Addr. | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | | | |----------|--------------|-------|---------------|------|------|------|------|------|------|------|--|--| | PWM1DUTY | S | 0x3 | PWM1DUTY[7:0] | | | | | | | | | | | R | R/W Property | | | | | W | | | | | | | | li li | XXXXXXXX | | | | | | | | | | | | The reload value of 10-bit Timer1 stored on registers TMRH[5:4] and TMR1[7:0] is used to define the PWM1 frame rate, and registers TMRH[1:0] and PWM1DUTY[7:0] is used to define the duty cycle of PWM1. ## 3.4.5 PS1CV (Prescaler1 Counter Value Register) | Name | SFR Type | Addr. | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | | | |---------------|--------------|-------|------------|------|------|------|------|------|------|------|--|--| | PS1CV | S | 0x4 | PS1CV[7:0] | | | | | | | | | | | | R/W Property | | R | | | | | | | | | | | Initial Value | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | 40 While reading PS1CV, it will get current value of Prescaler1 counter. # 3.4.6 BZ1CR (Buzzer1 Control Register) | Name | SFR Type | Addr. | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |-------|---------------|-------|-------|------|------|------|--------------|------|------|------| | BZ1CR | S | 0x5 | BZ1EN | - | - | - | BZ1FSEL[3:0] | | | | | | R/W Property | W | - | - ( | | W | | | | | | | Initial Value | 0 | X | X | X | 1 | 1 | 1 | 1 | | Bit[3:0] BZ1FSEL[3:0]: Frequency selection of BZ1 output. | D745051 (2.01 | BZ1 Frequen | cy Selection | | | |---------------|-------------------|---------------|--|--| | BZ1FSEL[3:0] | Clock Source | Dividing Rate | | | | 0000 | | 1:2 | | | | 0001 | | 1:4 | | | | 0010 | | 1:8 | | | | 0011 | Draggior1 gutnut | 1:16 | | | | 0100 | Prescaler1 output | 1:32 | | | | 0101 | | 1:64 | | | | 0110 | | 1:128 | | | | 0111 | | 1:256 | | | | 1000 | | Timer1 bit 0 | | | | 1001 | | Timer1 bit 1 | | | | 1010 | | Timer1 bit 2 | | | | 1011 | Timer1 euteut | Timer1 bit 3 | | | | 1100 | Timer1 output | Timer1 bit 4 | | | | 1101 | | Timer1 bit 5 | | | | 1110 | | Timer1 bit 6 | | | | 1111 | | Timer1 bit 7 | | | Table 10 Buzzer1 Output Frequency Selection Bit7 **BZ1EN:** Enable/Disable BZ1 output. BZ1EN=1, enable Buzzer1. BZ1EN=0, disable Buzzer1. # 3.4.7 IRCR (IR Control Register) | Name | SFR Type | Addr. | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |------|---------------|-------|-----------|------|------|------|------|--------|--------|------| | IRCR | S | 0x6 | IROSC358M | - | - | - | - | IRCSEL | IRF57K | IREN | | ı | R/W Property | | W | - | - | - | - | W | W | W | | | Initial Value | | 0 | Х | Х | Х | Х | 0 | 0 | 0 | Bit0 IREN: Enable/Disable IR carrier output. IREN=1, enable IR carrier output. IREN=0, disable IR carrier output. Bit1 IRF57K: Selection of IR carrier frequency. IRF57K=1, IR carrier frequency is 57KHz. IRF57K=0, IR carrier frequency is 38KHz. Bit2 IRCSEL: Polarity selection of IR carrier. IRCSEL=0, IR carrier will be generated when I/O pin data is 1. IRCSEL=1, IR carrier will be generated when I/O pin data is 0. Bit7 **IROSC358M:** When external crystal is used, this bit is determined according to what kind of crystal is used. This bit is ignored if internal high frequency oscillation is used. IROSC358M=1, crystal frequency is 3.58MHz. IROSC358M=0, crystal frequency is 455KHz. #### Note: - 1. Only high oscillation (FHOSC) (See section 3.17) can be used as IR clock source. - 2. Division ratio for different oscillation type. | OSC. Type | 57KHz | 38KHz | Conditions | |----------------|-------|-------|----------------------------------------------------------------------------------| | High IRC(4MHz) | 64 | 96 | HIRC mode (the input to IR module is set to 4MHz no matter what system clock is) | | Xtal 3.58MHz | 64 | 96 | Xtal mode & IROSC358M=1 | | Xtal 455KHz | 8 | 12 | Xtal mode & IROSC358M=0 | Table 11 Division ratio for different oscillation type #### 3.4.8 TBHP (Table Access High Byte Address Pointer Register) | Name | SFR Type | Addr. | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |---------------|--------------|-------|------|------|------|------|------|-------|-------|-------| | TBHP | S | 0x7 | ı | ı | - | - | 1 | TBHP2 | TBHP1 | TBHP0 | | F | R/W Property | | | - | | - | _ | R/W | R/W | R/W | | Initial Value | | | X | X | X | X | Х | Х | X | X | When instruction CALLA, GOTOA or TABLEA is executed, the target address is constituted by TBHP[2:0] and ACC. ACC is the Low Byte of PC[10:0] and TBHP[2:0] is the high byte of PC[10:0]. ## 3.4.9 TBHD (Table Access High Byte Data Register) | Name | SFR Type | Addr. | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |------|---------------|-------|------|------|-------|-------|-------|-------|-------|-------| | TBHD | S | 0x8 | - | - | TBHD5 | TBHD4 | TBHD3 | TBHD2 | TBHD1 | TBHD0 | | | R/W Property | , | - | - | R | R | R | R | R | R | | | Initial Value | | Х | Х | Х | X | X | Х | Х | Х | When instruction TABLEA is executed, high byte of content of addressed ROM is loaded into TBHD[5:0] register. The Low Byte of content of addressed ROM is loaded to ACC. ## 3.4.10 TMR2 (Timer2 Register) | Name | SFR Type | Addr. | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | | | | |------|---------------|-------|------|-----------|------|------|------|------|------|------|--|--|--| | TMR2 | S | 0x9 | | TMR2[7:0] | | | | | | | | | | | | R/W Property | | | | | R/ | W | | | | | | | | | Initial Value | | | XXXXXXX | | | | | | | | | | When reading register TMR2, it will obtain current value of 10-bit down-count Timer2 at TMR2[7:0]. When writing register TMR2, it will write data from TMRH[7:6] and Timer2 reload register to Timer2[9:0] current content. # 3.4.11 T2CR1 (Timer2 Control Register1) | Name | SFR<br>Type | Addr. | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |-------|---------------|-------|---------|---------|------|------|---------|------|------|------| | T2CR1 | S | 0xA | PWM20EN | PWM2OAL | - | - | TM2_HRC | T2OS | T2RL | T2EN | | R/V | R/W Property | | R/W | R/W | - | - | R/W | R/W | R/W | R/W | | In | Initial Value | | 0 | 0 | Х | Х | 0 | 0 | 0 | 0 | This register is used to configure Timer2 functionality. Bit0 T2EN: Enable/disable Timer2. T2EN=1, enable Timer2. T2EN=0, disable Timer2. Bit1 T2RL: Configure Timer2 down-count mechanism while Non-Stop mode is selected (T2OS=0). T2RL=1, initial value is reloaded from reload register TMR2. T2RL=0, continuous down-count from 0x3FF when underflow is occurred. Bit2 T2OS: Configure Timer2 operating mode while underflow is reached. T2OS=1, One-Shot mode. Timer2 will count once from the initial value to 0x00. T2OS=0, Non-Stop mode. Timer2 will keep down-count after underflow. Bit3 TM2\_HRC: Timer2 clock source from Internal High frequency(I\_HRCx1) TM2\_HRC=1 Enable ,Timer2 clock source from Internal High frequency(I\_HRCx1). TM2\_HRC=0 Disable ,Timer2 clock source from CPU operating clock. Note: When Timer By Passed prescaler(TMx\_HRC=1), it's minimum operating LVR voltage will be higher. | T2OS | T2RL | Timer2 Down-Count Functionality | |------|------|-------------------------------------------------------------------------------------------------------------------------------------| | 0 | 0 | Timer2 will count from reload value down to 0x00. When underflow is reached, 0x3FF is reloaded and continues down-count. | | 0 | 1 | Timer2 will count from reload value down to 0x00. When underflow is reached, reload value is reloaded and continues to down-count. | | 1 | х | Timer2 will count from initial value down to 0x00. When underflow is reached, Timer2 will stop down-count. | Table 12 Timer2 Functionality Bit6 PWM2OAL: Define PWM2 output active state. PWM2OAL=1, PWM2 output is active low. PWM2OAL=0, PWM2 output is active high. Bit7 PWM2OEN: Enable/disable PWM2 output. PWM2OEN=1, PWM2 output will be present on PB2. PWM2OEN=0, PB2 is GPIO. # 3.4.12 T2CR2 (Timer2 Control Register2) | Name | SFR Type | Addr. | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |---------------|--------------|-------|------|------|------|------|--------|------|----------|------| | T2CR2 | S | 0xB | - | - | T2CS | T2CE | /PS2EN | P: | S2SEL[2: | [0 | | F | R/W Property | | - | - | R/W | R/W | R/W | R/W | R/W | R/W | | Initial Value | | | Х | Х | 1 | 1 | 1 | 1 | 1 | 1 | This register is used to configure Timer2 functionality. Bit[2:0] PS2SEL[2:0]: Prescaler2 dividing rate selection. | PS2SEL[2:0] | Dividing Rate | |-------------|---------------| | 000 | 1:2 | | 001 | 1:4 | | 010 | 1:8 | | 011 | 1:16 | | 100 | 1:32 | | 101 | 1:64 | | 110 | 1:128 | | 111 | 1:256 | Table 13 Prescaler2 Dividing Rate Note: Always set PS2SEL[2:0] at /PS2EN=1, or interrupt may be falsely triggered. Bit3 /PS2EN: Disable/enable Prescaler2. /PS2EN=1, disable Prescaler2. /PS2EN=0, enable Prescaler2. Bit4 T2CE: Timer2 external clock edge selection. T2CE=1, Timer2 will decrease one while high-to-low transition occurs on pin EX\_CKI1. T2CE=0, Timer2 will decrease one while low-to-high transition occurs on pin EX\_CKI1. Bit5 T2CS: Timer2 clock source selection. T2CS=1, External clock on pin EX\_CKI1 is selected. T2CS=0, Instruction clock is selected. ## 3.4.13 PWM2DUTY (PWM2 Duty Register) | Name | SFR Type | Addr. | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |----------|-------------|-------|---------------|------|------|------|------|------|------|------| | PWM2DUTY | S | 0xC | PWM2DUTY[7:0] | | | | | | | | | R/V | N Property | | | | | R/ | W | | | | | In | itial Value | | | | | XXXX | XXXX | | | | The reload value of 10-bit Timer2 stored on registers TMRH[7:6] and TMR2[7:0] is used to define the PWM2 frame rate, and registers TMRH[3:2] and PWM2DUTY[7:0] is used to define the duty cycle of PWM2. ## 3.4.14 PS2CV (Prescaler2 Counter Value Register) | Name | SFR Type | Addr. | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |---------------|--------------|------------|------|------|------|------|------|------|------|------| | PS2CV | S | PS2CV[7:0] | | | | | | | | | | | R/W Property | / | | | | F | ₹ | | | | | Initial Value | | | | | | | | | | | While reading PS2CV, it will get current value of Prescaler2 counter. ## 3.4.15 BZ2CR (Buzzer2 Control Register) | Name | SFR Type | Addr. | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | | |---------------|--------------|-------|-------|------|------|------|--------------|------|------|------|--| | BZ2CR | S | 0xE | BZ2EN | - | - | - | BZ2FSEL[3:0] | | | | | | | R/W Property | | | | - | - | | V | V | | | | Initial Value | | | 0 | X | X | Х | 1 | 1 | 1 | 1 | | Bit[3:0] BZ2FSEL[3:0]: Frequency selection of BZ2 output. | D705051 (2.01 | BZ2 Frequen | cy Selection | |---------------|---------------------------------------|---------------| | BZ2FSEL[3:0] | Clock Source | Dividing Rate | | 0000 | | 1:2 | | 0001 | | 1:4 | | 0010 | | 1:8 | | 0011 | Drag and are new to set to set | 1:16 | | 0100 | Prescaler2 output | 1:32 | | 0101 | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | 1:64 | | 0110 | | 1:128 | | 0111 | | 1:256 | | 1000 | | Timer2 bit 0 | | 1001 | | Timer2 bit 1 | | 1010 | | Timer2 bit 2 | | 1011 | Timor? output | Timer2 bit 3 | | 1100 | Timer2 output | Timer2 bit 4 | | 1101 | | Timer2 bit 5 | | 1110 | | Timer2 bit 6 | | 1111 | | Timer2 bit 7 | Table 14 Buzzer2 Output Frequency Selection Bit7 BZ2EN: Enable/Disable BZ2 output. BZ2EN=1, enable Buzzer2. BZ2EN=0, disable Buzzer2. ## 3.4.16 OSCCR (Oscillation Control Register) | Name | SFR<br>Type | Addr. | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |---------------|--------------|-------|--------|-------|-------|-------|-----------|------|---------|---------| | OSCCR | S | 0xF | CMPOUT | CMPOE | CMPIF | CMPIE | OPMD[1:0] | | STPHOSC | SELHOSC | | R/W | R/W Property | | R | R/W | R/W | R/W | R/ | W | R/W | R/W | | Initial Value | | Х | 0 | 0 | 0 | 0( | 0 | 0 | 1 | | Bit0 SELHOSC: Selection of system oscillation (Fosc). SELHOSC=1, Fosc is high-frequency oscillation (FHOSC). SELHOSC=0, Fosc is low-frequency oscillation (FLOSC). Bit1 STPHOSC: Disable/enable high-frequency oscillation (FHOSC). STPHOSC=1, FHOSC will stop oscillation and be disabled. STPHOSC=0, FHOSC keep oscillation. Bit[3:2] **OPMD[1:0]:** Selection of operating mode. | OPMD[1:0] | Operating Mode | |-----------|----------------| | 00 | Normal mode | | 01 | Halt mode | | 10 | Standby mode | | 11 | reserved | Table 15 Selection of Operating Mode by OPMD[1:0] Bit4 **CMPIE:** Enable/Disable of comparator interrupt. CMPIE=1, Enable of comparator interrupt. CMPIE=0, Disable of comparator interrupt. Bit5 CMPIF: Comparator output change state interrupt is occurred. CMPIF=1, comparator interrupt is occurred. CMPIF must be clear by firmware. Bit6 CMPOE: Disable/enable comparator output to pad PB3. CMPOE=1, enable comparator output to pad PB3. CMPOE=0, disable comparator output to pad PB3. Note: Comparator output to pad PB3 has higher priority than pwm1/buzzer1 output to pad PB3. Bit7 CMPOUT: Comparator output status, read-only. Note: STPHOSC cannot be changed with SELHOSC or OPMD at the same time. STPHOSC cannot be changed with OPMD at the same time during SELHOSC1. ## 3.4.17 TMR3 (Timer3 Register) | Name | SFR Type | Addr. | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | | | | |------|---------------|-------|----------|-----------|------|------|------|------|------|------|--|--|--| | TMR3 | S | 0x10 | | TMR3[7:0] | | | | | | | | | | | | R/W Property | | R/W | | | | | | | | | | | | | Initial Value | | XXXXXXXX | | | | | | | | | | | When reading register TMR3, it will obtain current value of 10-bit down-count Timer3 at TMR3[7:0]. When writing register TMR3, it will write data from TM3RH[5:4] and Timer3 reload register to Timer3[9:0] current content. ## 3.4.18 T3CR1 (Timer3 Control Register1) | Name | SFR<br>Type | Addr. | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |---------------|--------------|-------|---------|---------|------|------|---------|------|------|------| | T3CR1 | S | 0x11 | PWM30EN | PWM3OAL | - | - | TM3_HRC | T3OS | T3RL | T3EN | | R/W | R/W Property | | R/W | R/W | - | - | R/W | R/W | R/W | R/W | | Initial Value | | 0 | 0 | Х | Х | 0 | 0 | 0 | 0 | | This register is used to configure Timer3 functionality. Bit0 T3EN: Enable/disable Timer3. T3EN=1, enable Timer3. T3EN=0, disable Timer3. Bit1 T3RL: Configure Timer3 down-count mechanism while Non-Stop mode is selected (T3OS=0). T3RL=1, initial value is reloaded from reload register TMR3. T3RL=0, continuous down-count from 0x3FF when underflow is occurred. Bit2 T3OS: Configure Timer3 operating mode while underflow is reached. T3OS=1, One-Shot mode. Timer3 will count once from the initial value to 0x00. T3OS=0, Non-Stop mode. Timer3 will keep down-count after underflow. | T3OS | T3RL | Timer3 Down-Count Functionality | |------|------|-------------------------------------------------------------------------------------------------------------------------------------| | 0 | 0 | Timer3 will count from reload value down to 0x00. When underflow is reached, 0x3FF is reloaded and continues down-count. | | 0 | 1 | Timer3 will count from reload value down to 0x00. When underflow is reached, reload value is reloaded and continues to down-count. | | 1 | х | Timer3 will count from initial value down to 0x00. When underflow is reached, Timer3 will stop down-count. | Table 16 Timer3 Functionality Bit3 TM3 HRC: Timer3 clock source from Internal High frequency (I HRCx1). TM3\_HRC=1 Enable Timer3 clock source from Internal High frequency (I\_HRCx1) TM3\_HRC=0 Disable, Timer3 clock source from CPU operating clock Bit6 **PWM3OAL:** Define PWM3 output active state. PWM3OAL=1, PWM3 output is active low. PWM3OAL=0, PWM3 output is active high. Bit7 PWM30EN: Enable/disable PWM3 output. PWM3OEN=1, PWM3 output will be present on PA2. PWM30EN=0, PA2 is GPIO. ## 3.4.19 T3CR2 (Timer3 Control Register2) | Name | SFR Type | Addr. | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |-------|---------------|-------|------|------------|------|--------|------|------|------|------| | T3CR2 | S | - | - | T3CS | T3CE | /PS3EN | PS | :0] | | | | | R/W Property | | | <b>\</b> - | R/W | R/W | R/W | R/W | R/W | R/W | | | Initial Value | X | X | 1 | 1 | 1 | 1 | 1 | 1 | | This register is used to configure Timer3 functionality. Bit[2:0] PS3SEL[2:0]: Prescaler3 dividing rate selection. | PS3SEL[2:0] | Dividing Rate | |-------------|---------------| | 000 | 1:2 | | 001 | 1:4 | | 010 | 1:8 | | 011 | 1:16 | | 100 | 1:32 | | 101 | 1:64 | | 110 | 1:128 | | 111 | 1:256 | Table 17 Prescaler3 Dividing Rate Note: Always set PS3SEL[2:0] at /PS3EN=1, or interrupt may be falsely triggered. Bit3 /PS3EN: Disable/enable Prescaler3. /PS3EN=1, disable Prescaler3. /PS3EN=0, enable Prescaler3. Bit4 T3CE: Timer3 external clock edge selection. T3CE=1, Timer3 will decrease one while high-to-low transition occurs on pin EX\_CKI1. T3CE=0, Timer3 will decrease one while low-to-high transition occurs on pin EX\_CKI1. Bit5 T3CS: Timer3 clock source selection. T3CS=1, External clock on pin EX\_CKI1 is selected. T3CS=0, Instruction clock is selected. ## 3.4.20 PWM3DUTY (PWM3 Duty Register) | Name | SFR Type | Addr. | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |----------|-------------|-------|---------------|------|------|------|------|------|------|------| | PWM3DUTY | S | 0x13 | PWM3DUTY[7:0] | | | | | | | | | R | /W Property | | | | V | ٧ | | | | | | I | | | | XXXX | XXXX | | | | | | The reload value of 10-bit Timer3 stored on registers TM3RH[5:4] and TMR3[7:0] is used to define the PWM3 frame rate, and registers TM3RH[1:0] and PWM3DUTY[7:0] is used to define the duty cycle of PWM3. ## 3.4.21 PS3CV (Prescaler3 Counter Value Register) | Name | SFR Type | Addr. | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | | |---------------|--------------|-------|------|------------|------|------|------|------|------|------|--| | PS3CV | S | 0x14 | | PS3CV[7:0] | | | | | | | | | | R/W Property | | | | | F | 3 | | | | | | Initial Value | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | While reading PS3CV, it will get current value of Prescaler3 counter. # 3.4.22 BZ3CR (Buzzer3 Control Register) | Name | SFR Type | Addr. | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |---------------|--------------|-------|-------|------|------|----------------|------|------|------|------| | BZ3CR | S | 0x15 | BZ3EN | ı | ı | - BZ3FSEL[3:0] | | | | | | | R/W Property | | | - | - | 1 | | ٧ | V | | | Initial Value | | | 0 | Χ | X | X | 1 | 1 | 1 | 1 | Bit[3:0] BZ3FSEL[3:0]: Frequency selection of BZ3 output. | D72ESEL [2:0] | BZ3 Frequen | cy Selection | |---------------|-------------------|---------------| | BZ3FSEL[3:0] | Clock Source | Dividing Rate | | 0000 | | 1:2 | | 0001 | | 1:4 | | 0010 | | 1:8 | | 0011 | Prescaler3 output | 1:16 | | 0100 | | 1:32 | | 0101 | | 1:64 | | 0110 | | 1:128 | | 0111 | | 1:256 | | 1000 | | Timer3 bit 0 | | 1001 | | Timer3 bit 1 | | 1010 | | Timer3 bit 2 | | 1011 | Timer3 output | Timer3 bit 3 | | 1100 | Timero output | Timer3 bit 4 | | 1101 | | Timer3 bit 5 | | 1110 | | Timer3 bit 6 | | 1111 | | Timer3 bit 7 | Table 18 Buzzer3 Output Frequency Selection Bit7 BZ3EN: Enable/Disable BZ3 output. BZ3EN=1, enable Buzzer3. BZ3EN=0, disable Buzzer3. # 3.4.23 P4CR1 (PWM4 Control Register1) | Name | SFR Type | Addr. | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |-------|---------------|-------|---------|---------|------|------|------|------|------|------| | P4CR1 | S | 0x16 | PWM40EN | PWM4OAL | - | 1 | ı | - | 1 | • | | F | R/W Property | | R/W | R/W | ı | ı | ı | ı | ı | ı | | | Initial Value | | 0 | 0 | Х | X | Х | X | Х | X | Bit6 PWM4OAL: Define PWM4 output active state. PWM4OAL=1, PWM4 output is active low. PWM4OAL=0, PWM4 output is active high. Bit7 PWM40EN: Enable/disable PWM4 output. PWM4OEN=1, PWM4 output will be present on PA3 or PA7. PWM2OEN=0, PA3 or PA7 is GPIO. Note: PWM4 output pin is defined by NYIDE Config Block Setting. ## 3.4.24 PWM4DUTY (PWM4 Duty Register) | Name | SFR Type | Addr. | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |----------|-------------|-------|------|----------|------|-------|----------|------|------|------| | PWM4DUTY | S | 0x18 | | | | PWM4D | UTY[7:0] | | | | | R/V | N Property | | W | | | | | | | | | In | itial Value | | | XXXXXXXX | | | | | | | The reload value of 10-bit Timer3 stored on registers TM3RH[5:4] and TMR3[7:0] is used to define the PWM4 frame rate, and registers TM3RH[3:2] and PWM4DUTY[7:0] is used to define the duty cycle of PWM4. #### 3.4.25 CCPCON (CCP Control Register) | Name | SFR<br>Type | Addr | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |--------|-------------|------|--------|--------|-------|-------|-------|-------|-------|-------| | CCPCON | S | 0x19 | PWM2M1 | PWM2M0 | FBCH1 | FBCH0 | ССРМ3 | CCPM2 | CCPM1 | ССРМ0 | | R/W | Property | | R/W | Initi | al Value | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | CCPM[3:2]=00/01/10: Capture or compare mode. PB2 is capture input or compare output. #### CCPM[3:2]=11: PWM2M1~0 = 00 $\rightarrow$ PWM single output. PWM2M1~0 = 01 $\rightarrow$ PWM Full-Bridge output forward. PWM2M1~0 = 10 $\rightarrow$ PWM Half-bridge output. PWM2M1 $\sim$ 0 = 11 $\rightarrow$ PWM Full-Bridge output reverse. T2IF/CCPIF=1, interrupt is occurred. Note: T2IF/CCPIF must be clear by firmware. ## CCPM[3:0]: 0000 = CCP off. 0010 = Compare mode, toggle output on match. 0100 = Capture mode, capture at every falling edge. 0101 = Capture mode, capture at every rising edge. 0110 = Capture mode, capture at every 4<sup>th</sup> rising edge. 0111 = Capture mode, capture at every 16<sup>th</sup> rising edge. 1000 = Compare mode, set output and interrupt on match. 1001 = Compare mode, clear output and interrupt on match. 1010 = Compare mode, only interrupt on match. 1011 = Compare mode, trigger ADC and interrupt on match. 1100 = PWM mode, P1A/P1C active high, P1D/P1B active high. 1101 = PWM mode, P1A/P1C active high, P1D/P1B active low. 1110 = PWM mode, P1A/P1C active low, P1D/P1B active high. 1111 = PWM mode, P1A/P1C active low, P1D/P1B active low. Note: P1A is PA0, P1B is PA5, P1C is PA7, P1D is PA4. FBCH1~0: Full band change direction gap 00 = 1 CPU cycle. 01 = 4 CPU cycle. 1x = 16 CPU cycle. Note: Compare/Capture mode step: - a. Set timer2 operating mode: set T1OS/T1RL, set T2EN = PWM2OEN = 0. - b. Set timer1 clock source, timer1 prescaler. - c. Set timer1 / timer2 reload/initial value. - d. Set pwm1duty / pwm2duty. - e. Enable compare / capture mode. - f. Disable compare / capture mode before update pwm / timer data. ## 3.4.26 PWMDB (Dead band control Register) | Name | SFR<br>Type | Addr | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |-------|-------------|------|------|------|------|------|------|------|------|------| | PWMDB | S | 0x1A | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | | R/W | Property | | R/W | Initi | al Value | • | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | DB[7:0] Define the dead band width of the CCP PWM mode. The dead band unit is in CPU cycle. $td = F_{INST} * (DB[7:0])$ ## 3.4.27 P5CR1 (PWM5 Control Register1) | Name | SFR<br>Type | Addr | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |-------|-------------|------|---------|---------|------|------|------|------|------|------| | P5CR1 | S | 0x1B | PWM50EN | PWM5OAL | - | - | - | - | ı | | | R/W | Property | | R/W | R/W | - | - | - | - | - | - | | Initi | ial Value | | 0 | 0 | Х | Х | Х | Х | Х | Х | Bit6 PWM5OAL: Define PWM5 output active state. PWM5OAL=1, PWM5 output is active low. PWM5OAL=0, PWM5 output is active high. Bit7 **PWM50EN:** Enable/disable PWM5 output. PWM50EN=1, PWM5 output will be present on PB3 or PB0. PWM50EN=0, PB3 or PB0 is GPIO. Note: PWM5 output pin is defined by NYIDE Config Block Setting. ## 3.4.28 PWM5DUTY (PWM5 Duty Register) | Name | SFR Type | Addr. | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |----------|------------|-------|---------------|------|------|------|------|------|------|------| | PWM5DUTY | S | 0x1D | PWM5DUTY[7:0] | | | | | | | | | R/V | V Property | | | W | | | | | | | | Ini | tial Value | | XXXXXXX | | | | | | | | The reload value of 10-bit Timer5 stored on registers TM5RH[5:4] and TMR5[7:0] is used to define the PWM5 frame rate, and registers TM5RH[1:0] and PWM5DUTY[7:0] is used to define the duty cycle of PWM5. #### 3.4.29 PWM5DUTY (PWM5 Duty Register) of MSB[9:8] | Name | SFR<br>Type | Addr | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |--------|-------------|------|------|------|------|------|------|------|---------------|---------------| | PWM5RH | S | 0x1F | - | - | - | - | - | - | PWM5<br>DUTY9 | PWM5<br>DUTY8 | | R/W | Property | | - | - | - | - | - | - | R/W | R/W | | Initi | al Value | | Х | Х | Х | Х | Х | Х | Х | Х | Bit[1:0] PWM5DUTY[9:8] is used to define the duty cycle MSB of PWM5. #### 3.5 I/O Port AT8B62F1 provides 14 I/O pins which are PA[7:0] and PB[5:0]. User can read/write these I/O pins through registers PORTA and PORTB respectively. Each I/O pin has a corresponding register bit to define it is input pin or output pin. Register IOSTA[7:0] define the input/output direction of PA[7:0]. Register IOSTB[5:0] define the input/output direction of PB[5:0]. When an I/O pin is configured as input pin, it may have Pull-High resistor or Pull-Low resistor which is enabled or disabled through registers. Register APHCON[7:6, 4:0] are used to enable or disable Pull-High resistor of PA[7:6, 4:0]. Register APHCON[5] and ABPLCON[3:0] are used to enable or disable Pull-Low resistor of PA[5, 3:0]. Register BPHCON[5:0] are used to enable or disable Pull-High resistor of PB[5:0]. Register ABPLCON[7:4] are used to enable or disable Pull-Low resistor of PB[3:0]. PCON[4] is used to enable or disable Pull-High resistor of PA[5]. When an PortB I/O pin is configured as output pin, there is a corresponding and individual register to select as Open-Drain output pin. Register BODCON[5:0] determine PB[5:0] is Open-Drain or not. The summary of Pad I/O feature is listed in the table below. | | Feature | | PA[7:6]&PA[4] | PA[5] | PB[3:0] | PB[5:4] | |--------|--------------------|---|---------------|-------|---------|---------| | | Pull-High Resistor | V | V | V | V | V | | Input | Pull-Low Resistor | V | X | V | V | Х | | Output | Open-Drain | Х | Х | V | V | V | Table 19 Summary of Pad I/O Feature The level change on each I/O pin of PA and PB may generate interrupt request. Register AWUCON[7:0] and BWUCON[5:0] will select which I/O pin of PA and PB may generate this interrupt. As long as any pin of PA and PB is selected by corresponding bit of AWUCON and BWUCON, the register bit PABIF (INTF[1]) will set to 1 if there is a level change occurred on any selected pin. An interrupt request will occur and interrupt service routine will be executed if register bit PABIE (INTE[1]) and GIE (PCON1[7]) are both set to 1. There is two external interrupt provided by AT8B62F1. When register bit EIS0 (INTEDG[4]) is set to 1, PB0 is used as input pin for external interrupt 0. When register bit EIS1 (INTEDG[5]) is set to 1, PB1 is used as input pin for external interrupt 1. Note: When PB0 or PB1 is both set as level change operation and external interrupt, the external interrupt will have higher priority, and the PB0 or PB1 level change operation will be disabled. But PB5~PB2 level change function are not affected. AT8B62F1 provides IR carrier generation output. When IREN=1, the IR carrier output will be present on PB1 pad. When IREN=0, the IR carrier will not be generated. PA5 can be used as external reset input determined by a configuration word. When an active-low signal is applied to PA5, it will cause AT8B62F1 to enter reset process. When external crystal (E\_HXT, E\_XT or E\_LXT) is adopted for high oscillation or low oscillation according to setting of configuration words, PA6 will be used as crystal input pin (Xin) and PA7 will be used as crystal output pin (Xout). When I\_HRC or I\_LRC mode is selected as system oscillation and E\_HXT, E\_XT or E\_LXT is not adopted, instruction clock is observable on PA7 if a configuration word is enabled. Moreover, PA4 can be timer 0 external clock source EX\_CKI0 if T0MD T0CS=1 and LCK\_TM0=0. PA4 can be timer 1 external clock source EX\_CKI0 if T1CS=1. PA1 can be Timer2/Timer3 external clock source EX\_CKI1 if T2CS/T3CS=1. Moreover, PB3 can be comparator output if CMPOE=1. PB3 can be PWM1 output If T1CR1[7] PWM1OEN=1. PB3 can be Buzzer1 output if BZ1CR[7] BZ1EN=1. The output priority of PB3 is comparator output > PWM1 output > Buzzer1 output. PB2 can be PWM2 output If T2CR1[7] PWM2OEN=1. PB2 can be Buzzer2 output if BZ2CR[7] BZ2EN=1. The output priority of PB2 is PWM2>Buzzer2. When configured as output, the sink current of each pin can be normal (19mA for $V_{DD}$ =3V), large (28mA for $V_{DD}$ =3V) according to configuration words. Check the following table for sink current mode setting: | Configuration Word | Normal Sink | Large Sink | |--------------------|-------------|------------| | PXcurrent | 0 | 1 | | PXcsc | 0 | 0 | Table 20 Sink current mode setting (X=A, B) ## 3.5.1 Block Diagram of IO Pins IO\_SEL: set pad attribute as input or output WRITE\_EN: write data to pad. READ EN: read pad. WUA: port A wake-up enable. PULLUP\_ENB: enable Pull-High. PULLDOWN EN: enable Pull-Low. VPEN: enable pad to comparator non-inverting input. VNEN: enable pad to comparator inverting input. CMPVP, CMPVN: comparator non-inverting and inverting input. RD\_TYPE: select read pin or read latch. SET\_PAIF: port A wake-up flag. PAEN: PA0: CCP P1A function enable PA2: PWM3/BZ3 function enable PA3: PWM4/SDO function enable PADT: PA0DT: CCP P1A data PA2DT: PWM3/BZ3 data PA3DT: PWM4/SDO data Figure 5 Block Diagram of PA[3:2]&PA0 WRITE\_EN: write data to pad. READ\_EN: read pad. WUA: port A wake-up enable. PULLUP\_ENB: enable Pull-High. PULLDOWN\_EN: enable Pull-Low. VPEN: enable pad to comparator non-inverting input. VNEN: enable pad to comparator inverting input. CMPVP, CMPVN: comparator non-inverting and inverting input. RD\_TYPE: select read pin or read latch. SET\_PAIF: port A wake-up flag. EX\_CKI1: external clock for Timer2, 3. Figure 6 Block Diagram of PA1 WRITE\_EN: write data to pad. READ\_EN: read pad. WUA: port A wake-up enable. PULLUP\_ENB: enable Pull-High. RD\_TYPE: select read pin or read latch. SET\_PAIF: port A wake-up flag. PAEN: PWM2/CCP P1D function enable. PADT: PWM2/CCP P1D data EX\_CKI0: external clock for Timer0, 1. Figure 7 Block Diagram of PA4 RSTPAD\_EN: enable PA5 as reset pin. RSTB\_IN: reset signal input. IO\_SEL: set pad attribute as input or output. WRITE\_EN: write data to pad. READ\_EN: read pad. WUA: port A wake-up enable. OD\_EN: enable open-Drain. PULLUP\_ENB: enable Pull-High. PULLDOWN\_EN: enable Pull-Low. RD\_TYPE: select read pin or read latch. SET\_PAIF: port A wake-up flag. PAEN: CCP P1B function enable. PADT: CCP P1B data. Figure 8 Block Diagram of PA5 XTL\_EN: enable crystal oscillation mode. IO\_SEL: set pad attribute as input or output. WRITE\_EN: write data to pad. READ\_EN: read pad. WUA: port A wake-up enable. PULLUP\_ENB: enable Pull-High. RD\_TYPE: select read pin or read latch. SET\_PAIF: port A wake-up flag Figure 9 Block Diagram of PA6 XTL\_EN: enable crystal oscillation mode. IO\_SEL: set pad attribute as input or output. WRITE\_EN: write data to pad. READ\_EN: read pad. PULLUP\_ENB: enable Pull-High. RD\_TYPE: select read pin or read latch. WUA: port A wake-up enable. SET\_PAIF: port A wake-up flag PAEN: PWM4/CCP P1C function enable. PADT: PWM4/CCP P1C data. Figure 10 Block Diagram of PA7 WRITE\_EN: write data to pad. READ\_EN: read pad. OD\_EN: enable open-Drain. PULLUP\_ENB: enable Pull-High. PULLDOWN\_EN: enable Pull-Low. RD\_TYPE: select read pin or read latch. EIS0: external interrupt function enable: EX\_INT0: external interrupt signal. WUB: port B wake-up enable. SET\_PBIF: port B wake-up flag. PBEN: PWM5 function enable. PBDT: PWM5 data Figure 10 Block Diagram of PB0 WRITE\_EN: write data to pad. READ\_EN: read pad. OD\_EN: enable open-Drain. PULLUP\_ENB: enable Pull-High. PULLDOWN\_EN: enable Pull-Low. RD\_TYPE: select read pin or read latch. EIS1: external interrupt function enable. EX\_INT1: external interrupt signal. WUB: port B wake-up enable. SET\_PBIF: port B wake-up flag. PBEN: IR function enable. PBDT: IR data. Figure 11 Block Diagram of PB1 WRITE\_EN: write data to pad. READ\_EN: read pad. OD\_EN: enable open-Drain. PULLUP\_ENB: enable Pull-High. PULLDOWN\_EN: enable Pull-Low. RD\_TYPE: select read pin or read latch. WUB: port B wake-up enable. SET\_PBIF: port B wake-up flag. PBEN: PB2: PWM2/BZ2 function enable PB3: PWM1/PWM5/SDO/BZ1/CMPO function enable. PBDT: PB2: PWM2/BZ2 data. PB3: PWM1/PWM5/SDO/BZ1/CMPO data. Figure 12 Block Diagram of PB2, PB3 WRITE\_EN: write data to pad. READ\_EN: read pad. OD\_EN: enable open-Drain. PULLUP\_ENB: enable Pull-High. PULLDOWN\_EN: enable Pull-Low. RD\_TYPE: select read pin or read latch. WUB: port B wake-up enable. SET\_PBIF: port B wake-up flag. Figure 13 Block Diagram of PB3 WRITE\_EN: write data to pad. READ\_EN: read pad. OD\_EN: enable open-Drain. PULLUP\_ENB: enable Pull-High. RD\_TYPE: select read pin or read latch. WUB: port B wake-up enable. SET\_PBIF: port B wake-up flag. Figure 14 Block Diagram of PB4,5 #### 3.6 Timer0 Timer0 is an 8-bit up-count timer and its operation is enabled by register bit T0EN (PCON1[0]). Writing to Timer0 will set its initial value. Reading from Timer0 will show its current count value. The clock source to Timer0 can be from instruction clock, external pin EX\_CKI0 or low speed clock Low Oscillator Frequency according to register bit T0CS and LCK\_TM0 (T0MD[5] and T0MD[7]). When T0CS is 0, instruction clock is selected as Timer0 clock source. When T0CS is 1 and LCK\_TM0 is 0, EX\_CKI0 is selected as Timer0 clock source. When T0CS is 1 and LCK\_TM0 is 1 (and Timer0 source must set to 1), Low Oscillator Frequency (I\_LRC or E\_LXT, depends on configuration word) output is selected. Summarized table is shown below. (Also check Figure 15) | Timer0 clock source | T0CS | LCKTM0 | Timer0 source | Low Oscillator Frequency | |---------------------|------|--------|---------------|--------------------------| | Instruction clock | 0 | Х | × | Х | | EV CKIO | 1 | 0 | X | V | | EX_CKI0 | 1 | X | 0 | ^ | | E_LXT | 1 | 1 | 1 | 1 | | I_LRC | 1 | 1 | 1 | 0 | Table 21 Summary of Timer0 clock source control Moreover the active edge of EX\_CKI0 or Low Oscillator Frequency to increase Timer0 can be selected by register bit T0CE (T0MD[4]). When T0CE is 1, high-to-low transition on EX\_CKI0 or Low Oscillator Frequency will increase Timer0. When T0CE is 0, low-to-high transition on EX\_CKI0 or Low Oscillator Frequency will increase Timer0. When using Low Oscillator Frequency as Timer0 clock source, it is suggested to use prescaler0 (see below descriptions) and the ratio set to more than 4, or missing count may happen. Before Timer0 clock source is supplied to Timer0, it can be divided by Prescaler0 if register bit PS0WDT (T0MD[3]) is clear to 0. When writing 0 to PS0WDT by instruction, Prescaler0 is assigned to Timer0 and Prescaler0 will be clear after this instruction is executed. The dividing rate of Prescaler0 is determined by register bits PS0SEL[2:0] which is from 1:2 to 1:256. When Timer0 is overflow, the register bit T0IF (INTF[0]) will be set to 1 to indicate Timer0 overflow event is occurred. If register bit T0IE (INTE[0]) and GIE are both set to 1, interrupt request will occur and interrupt service routine will be executed. T0IF will not be clear until firmware writes 0 to T0IF. The block diagram of Timer0 and WDT is shown in the figure below. Figure 15 Block Diagram of Timer0 and WDT #### 3.7 Timer1 / PWM1 / Buzzer1 Timer1 is a 10-bit down-count timer with Prescaler1 whose dividing rate is programmable. The output of Timer1 can be used to generate PWM1 output and Buzzer1 output. Timer1 builds in auto-reload function and Timer1 reload register stores reload data with double buffers. When user write Timer1 reload register, write Timer1 MSB 2 bits(TMRH[5:4]) first and write TMR1 second, Timer1 reload register will be updated to Timer1 counter after Timer1 overflow occurs when T1EN=1. If T1EN=0, Timer1 reload register will be updated to Timer1 counter after write TMR1 immediately. A read to the Timer1 will show the content of the Timer1 current count value. The block diagram of Timer1 is shown in the figure below. Figure 16 Block Diagram of Timer 1 The operation of Timer1 can be enabled or disabled by register bit T1EN (T1CR1[0]). After Timer1 is enabled, its clock source can be instruction clock or pin EX\_CKI0 which is determined by register bit T1CS (T1CR2[5]). When T1CS is 1, EX\_CKI0 is selected as clock source. When T1CS is 0, instruction clock is selected as clock source. When EX\_CKI0 is selected, the active edge to decrease Timer1 is determined by register bit T1CE (T1CR2[4]). When T1CE is 1, high-to-low transition on EX\_CKI0 will decrease Timer1. When T1CE is 0, low-to-high transition on EX\_CKI0 will decrease Timer1. The selected clock source can be divided further by Prescaler1 before it is applied to Timer1. Prescaler1 is enabled by writing 0 to register bit /PS1EN (T1CR2[3]) and the dividing rate is from 1:2 to 1:256 determined by register bits PS1SEL[2:0] (T1CR2[2:0]). Current value of Prescaler1 can be obtained by reading register PS1CV. Timer1 provides two kinds of operating mode: one is One-Shot mode and the other is Non-Stop mode. When register bit T1OS (T1CR1[2]) is 1, One-Shot mode is selected. Timer1 will count down once from initial value stored on register TMR1[9:0] to 0x00, i.e. underflow is occurred. When register bit T1OS (T1CR1[2]) is 0, Non-Stop mode is selected. When underflow is occurred, there are two selections to start next down-count which is determined by register bit T1RL (T1CR1[1]). When T1RL is 1, the initial value stored on register TMR1[9:0] will be restored and start next down-count from this initial value. When T1RL is 0, Timer1 will start next down-count from 0x3FF. When Timer1 is underflow, the register bit T1IF (INTF[3]) will be set to 1 to indicate Timer1 underflow event is occurred. If register bit T1IE (INTE[3]) and GIE are both set to 1, interrupt request will occur and interrupt service routine will be executed. T1IF will not be clear until firmware writes 0 to T1IF. The timing chart of Timer1 is shown in the following figure. Figure 17 Timer1 Timing Chart The PWM1 output can be available on I/O pin PB3 when register bit PWM10EN (T1CR1[7]) is set to 1. Moreover, PB3 will become output pin automatically. The active state of PWM1 output is determined by register bit PWM10AL (T1CR1[6]). When PWM10AL is 1, PWM1 output is active low. When PWM10AL is 0, PWM1 output is active high. Moreover, the duty cycle and frame rate of PWM1 are both programmable. The duty cycle is determined by registers TMRH[1:0] and PWM1DUTY[7:0]. When PWM1DUTY is 0, PWM1 output will be never active. When PWM1DUTY is 0x3FF, PWM1 output will be active for 1023 Timer1 input clocks. The frame rate is determined by TMRH[5:4] + TMR1[7:0] initial value. Therefore, PWM1DUTY value must be less than or equal to TMRH[5:4] + TMR1[7:0]. When user write PWM1DUTY, write PWM1DUTY[9:8] MSB 2 bits(TMRH[1:0]) first and write PWM1DUTY[7:0] second, PWM1 duty register will be updated after Timer1 overflow occurs. The block diagram of PWM1 is illustrated in the following figure. Figure 18 PWM1 Block Diagram The Buzzer1 output (BZ1) can be available on I/O pin PB3 when register bit BZ1EN (BZ1CR1[7]) is set to 1. Moreover, PB3 will become output pin automatically. The frequency of BZ1 can be derived from Timer1 output or Prescaler1 output and dividing rate is determined by register bits BZ1FSEL[3:0] (BZ1CR[3:0]). When BZ1FSEL[3] is 0, Prescaler1 output is selected to generate BZ1 output. When BZ1FSEL[3] is 1, Timer1 output is selected to generate BZ1 output. The dividing rate can be from 1:2 to 1:256 in order to generate all kinds of frequency. The block diagram of Buzzer1 is illustrated in the following figure. Figure 19 Buzzer1 Block Diagram Note: When PWM1 and Buzzer1 are both enabled, PWM1 will have the higher priority for PB3 output. #### 3.8 Timer2 / PWM2 / Buzzer2 Timer2 is a 10-bit down-count timer with Prescaler2 whose dividing rate is programmable. The output of Timer2 can be used to generate PWM2 output and Buzzer2 output. Timer2 builds in auto-reload function and Timer2 reload register stores reload data with double buffers. When user write Timer2 reload register, write Timer2 MSB 2 bits(TMRH[7:6]) first and write TMR2 second, Timer2 reload register will be updated to Timer2 counter after Timer2 overflow occurs when T2EN=1. If T2EN=0, Timer2 reload register will be updated to Timer2 counter after write TMR2 immediately. A read to the Timer2 will show the content of the Timer2 current count value. The block diagram of Timer2 is shown in the figure below. Figure 20 Block Diagram of Timer2 The operation of Timer2 can be enabled or disabled by register bit T2EN (T2CR1[0]). After Timer2 is enabled, its clock source can be instruction clock or pin EX\_CKI1 which is determined by register bit T2CS (T2CR2[5]). When T2CS is 1, EX\_CKI1 is selected as clock source. When T2CS is 0, instruction clock is selected as clock source. When EX\_CKI1 is selected, the active edge to decrease Timer2 is determined by register bit T2CE (T2CR2[4]). When T2CE is 1, high-to-low transition on EX\_CKI1 will decrease Timer2. When T2CE is 0, low-to-high transition on EX\_CKI1 will decrease Timer2. The selected clock source can be divided further by Prescaler2 before it is applied to Timer2. Prescaler2 is enabled by writing 0 to register bit /PS2EN (T2CR2[3]) and the dividing rate is from 1:2 to 1:256 determined by register bits PS2SEL[2:0] (T2CR2[2:0]). Current value of Prescaler2 can be obtained by reading register PS2CV. Timer2 provides two kinds of operating mode: one is One-Shot mode and the other is Non-Stop mode. When register bit T2OS (T2CR1[2]) is 1, One-Shot mode is selected. Timer2 will count down once from initial value stored on register TMR2[9:0] to 0x00, i.e. underflow is occurred. When register bit T2OS (T2CR1[2]) is 0, Non-Stop mode is selected. When underflow is occurred, there are two selections to start next down-count which is determined by register bit T2RL (T2CR1[1]). When T2RL is 1, the initial value stored on register TMR2[9:0] will be restored and start next down-count from this initial value. When T2RL is 0, Timer2 will start next down-count from 0x3FF. When Timer2 is underflow, the register bit T2IF (INTF[5]) will be set to 1 to indicate Timer2 underflow event is occurred. If register bit T2IE (INTE[5]) and GIE are both set to 1, interrupt request will occur and interrupt service routine will be executed. T2IF will not be clear until firmware writes 0 to T2IF. The timing chart of Timer2 is shown in the following figure. Figure 21 Timer2 Timing Chart The PWM2 output can be available on I/O pin PA4 or PB2 when register bit PWM2OEN (T2CR1[7]) is set to 1. Moreover, PA4 or PB2 will become output pin automatically. The active state of PWM2 output is determined by register bit PWM2OAL (T2CR1[6]). When PWM2OAL is 1, PWM2 output is active low. When PWM2OAL is 0, PWM2 output is active high. Moreover, the duty cycle and frame rate of PWM2 are both programmable. The duty cycle is determined by register TMRH[3:2],PWM2DUTY[7:0]. When PWM2DUTY is 0, PWM2 output will be never active. When PWM2DUTY is 0x3FF, PWM2 output will be active for 1023 Timer2 input clocks. The frame rate is determined by TMRH[7:6],TMR2[7:0] initial value. Therefore, PWM2DUTY value must be less than or equal to TMR2[9:0]. When user write PWM2DUTY, write PWM2DUTY[9:8] MSB 2 bits(TMRH[3:2]) first and write PWM2DUTY[7:0] second, PWM2 duty register will be updated after Timer2 overflow occurs. The block diagram of PWM2 is illustrated in the following figure. Figure 22 PWM2 Block Diagram The Buzzer2 output (BZ2) can be available on I/O pin PB2 when register bit BZ2EN (BZ2CR1[7]) is set to 1. Moreover, PB2 will become output pin automatically. The frequency of BZ2 can be derived from Timer2 output or Prescaler2 output and dividing rate is determined by register bits BZ2FSEL[3:0] (BZ2CR[3:0]). When BZ2FSEL[3] is 0, Prescaler2 output is selected to generate BZ2 output. When BZ2FSEL[3] is 1, Timer2 output is selected to generate BZ2 output. The dividing rate can be from 1:2 to 1:256 in order to generate all kinds of frequency. The block diagram of Buzzer2 is illustrated in the following figure. Figure 23 Buzzer2 Block Diagram #### 3.9 Timer3 / PWM3 / Buzzer3 / PWM4 / PWM5 Timer3 is a 10-bit down-count timer with Prescaler3 whose dividing rate is programmable. The output of Timer3 can be used to generate PWM3 output. Timer3 builds in auto-reload function and Timer3 reload register stores reload data with double buffers. When users write Timer3 reload register, write Timer3 MSB 2 bits(TM3RH[5:4]) first and write TMR3 second, Timer3 reload register will be updated to Timer3 counter after Timer3 overflow occurs when T3EN=1. If T3EN=0, Timer3 reload register will be updated to Timer3 counter after write TMR3 immediately. A read to the Timer3 will show the content of the Timer3 current count value. The block diagram of Timer3 is shown in the figure below. Figure 24 Block Diagram of Timer3 The operation of Timer3 can be enabled or disabled by register bit T3EN (T3CR1[0]). After Timer3 is enabled, its clock source can be instruction clock or pin EX\_CKI1 which is determined by register bit T3CS (T3CR2[5]). When T3CS is 1, EX\_CKI1 is selected as clock source. When T3CS is 0, instruction clock is selected as clock source. When EX\_CKI1 is selected, the active edge to decrease Timer3 is determined by register bit T3CE (T3CR2[4]). When T3CE is 1, high-to-low transition on EX\_CKI1 will decrease Timer3. When T3CE is 0, low-to-high transition on EX\_CKI1 will decrease Timer3. The selected clock source can be divided further by Prescaler3 before it is applied to Timer3. Prescaler3 is enabled by writing 0 to register bit /PS3EN (T3CR2[3]) and the dividing rate is from 1:2 to 1:256 determined by register bits PS3SEL[2:0] (T3CR2[2:0]). Current value of Prescaler3 can be obtained by reading register PS3CV. Timer3 provides two kinds of operating mode: one is One-Shot mode and the other is Non-Stop mode. When register bit T3OS (T3CR1[2]) is 1, One-Shot mode is selected. Timer3 will count down once from initial value stored on register TMR3[9:0] to 0x00, i.e. underflow is occurred. When register bit T3OS (T3CR1[2]) is 0, Non-Stop mode is selected. When underflow is occurred, there are two selections to start next down-count which is determined by register bit T3RL (T3CR1[1]). When T3RL is 1, the initial value stored on register TMR3[9:0] will be restored and start next down-count from this initial value. When T3RL is 0, Timer3 will start next down-count from 0x3FF. When Timer3 is underflow, the register bit T3IF (INTE2[4]) will be set to 1 to indicate Timer3 underflow event is occurred. If register bit T3IE (INTE2[0]) and GIE are both set to 1, interrupt request will occur and interrupt service routine will be executed. T3IF will not be clear until firmware writes 0 to T3IF. The timing chart of Timer3 is shown in the following figure. Figure 25 Timer3 Timing Chart The PWM3 output can be available on I/O pin PA2 when register bit PWM3OEN (T3CR1[7]) is set to 1. Moreover, PA2 will become output pin automatically. The active state of PWM3 output is determined by register bit PWM3OAL (T3CR1[6]). When PWM3OAL is 1, PWM3 output is active low. When PWM3OAL is 0, PWM3 output is active high. Moreover, the duty cycle and frame rate of PWM3 are both programmable. The duty cycle is determined by register TM3RH[1:0],PWM3DUTY[7:0]. When PWM3DUTY is 0, PWM3 output will be never active. When PWM3DUTY is 0x3FF, PWM3 output will be active for 1023 Timer3 input clocks. The frame rate is determined by TM3RH[5:4],TMR3[7:0] initial value. Therefore, PWM3DUTY value must be less than or equal to TMR3[9:0]. When user write PWM3DUTY, write PWM3DUTY[9:8] MSB 2 bits(TM3RH[1:0]) first and write PWM3DUTY[7:0] second, PWM3 duty register will be updated after Timer3 overflow occurs. The block diagram of PWM3 is illustrated in the following figure. Figure 26 PWM3 Block Diagram The Buzzer3 output (BZ3) can be available on I/O pin PA2 when register bit BZ3EN (BZ3CR1[7]) is set to 1. Moreover, PA2 will become output pin automatically. The frequency of BZ3 can be derived from Timer3 output or Prescaler3 output and dividing rate is determined by register bits BZ3FSEL[3:0] (BZ3CR[3:0]). When BZ3FSEL[3] is 0, Prescaler3 output is selected to generate BZ3 output. When BZ3FSEL[3] is 1, Timer3 output is selected to generate BZ3 output. The dividing rate can be from 1:2 to 1:256 in order to generate all kinds of frequency. The block diagram of Buzzer3 is illustrated in the following figure. Figure 27 Buzzer3 Block Diagram The PWM4 output can be available on I/O pin PA3 or PA7 when register bit PWM4OEN (P4CR1[7]) is set to 1. Moreover, PA3 or PA7 will become output pin automatically. The active state of PWM4 output is determined by register bit PWM4OAL (P4CR1[6]). When PWM4OAL is 1, PWM4 output is active low. When PWM4OAL is 0, PWM4 output is active high. Moreover, the duty cycle and frame rate of PWM4 are both programmable. The duty cycle is determined by register TM3RH[3:2],PWM4DUTY[7:0]. When PWM4DUTY is 0, PWM4 output will be never active. When PWM4DUTY is 0x3FF, PWM4 output will be active for 1023 Timer3 input clocks. The frame rate is determined by TM3RH[5:4],TMR3[7:0] initial value. Therefore, PWM4DUTY value must be less than or equal to TMR3[9:0]. When user write PWM4DUTY, write PWM4DUTY[9:8] MSB 2 bits(TM3RH[3:2]) first and write PWM4DUTY[7:0] second, PWM4 duty register will be updated after Timer3 overflow occurs. The block diagram of PWM4 is illustrated in the following figure. Figure 28 PWM4 Block Diagram The PWM5 output can be available on I/O pin PB0 or PB3 when register bit PWM5OEN (P5CR1[7]) is set to 1. Moreover, PB0 or PB3 will become output pin automatically. The active state of PWM5 output is determined by register bit PWM5OAL (P5CR1[6]). When PWM5OAL is 1, PWM5 output is active low. When PWM5OAL is 0, PWM5 output is active high. Moreover, the duty cycle and frame rate of PWM5 are both programmable. The duty cycle is determined by register TM3RH[3:2],PWM5DUTY[7:0]. When PWM5DUTY is 0, PWM5 output will be never active. When PWM5DUTY is 0x3FF, PWM5 output will be active for 1023 Timer3 input clocks. The frame rate is determined by TM3RH[5:4],TMR3[7:0] initial value. Therefore, PWM5DUTY value must be less than or equal to TMR3[9:0]. When user write PWM5DUTY, write PWM5DUTY[9:8] MSB 2 bits(PWM5RH[1:0]) first and write PWM5DUTY[7:0] second, PWM5 duty register will be updated after Timer3 overflow occurs. The block diagram of PWM5 is illustrated in the following figure. Figure 29 PWM5 Block Diagram #### 3.10 CCP Mode The CCP (Capture/Compare/PWM) register (CCPR) is comprised of two 8-bit registers: CCPRL (low byte) and CCPRH (high byte). The CCPCON and PWMDB registers control the operation of CCP. The capture, compare mode use16-bit timer and PWM mode use10-bit timer respectively. The CCP timers and registers utilize the existing timers and registers. The following table shows the registers and timers resources shared with CCP modules. Note that when AT8BM62D is in CCP mode, related timer/PWM function are disabled. | CCP mode | CCP register/timer | Shared Timers | Shared Registers | |-----------------|-----------------------|------------------------------------------|------------------| | Capture/Compare | CCPL | - | PWM1DUTY[7:0] | | Capture/Compare | ССРН | - | PWM2DUTY[7:0] | | PWM | PWMDUTY | - | PWM2DUTY[9:0] | | PWM | PWMDB | - | - | | Capture/Compare | Capture/Compare timer | Timer2[7:0] (MSB) +<br>Timer1[7:0] (LSB) | - | | PWM | PWM timer | Timer2[9:0] | - | #### 3.10.1 Capture Mode In capture mode, CCPRH:CCPRL (That is, PWM2DUTY[7:0]:PWM1DUTY[7:0]) captures the 16-bit value of capture timer register when an event occurs on pin P1A (PA0). An event is defined as: - every falling edge - every rising edge - every 4<sup>th</sup> rising edge - every 16<sup>th</sup> rising edge The block diagram of capture mode is as the following: An event is selected by control bits CCPM[3:0]. When a capture is made, the interrupt request flag bit CCPIF is set. In capture mode, the P1A(PA0) should be configured ad an input. If it is an output pin, a write to the port can cause a capture condition. In capture mode, capture timer must be running in CPU clock synchronous mode, or the capture operation may not work. The capture event counter (or prescaler) is cleared when not in capture mode. Switching from one capture prescaler to another may generate an interrupt. Also, the prescaler counter will not be cleared. ## 3.10.2 Compare Mode In compare mode, the 16-bit CCPR (That is, PWM2DUTY[7:0]:PWM1DUTY[7:0]) register value is constantly compared against the compare timer value. When a match occurs, the CCP1 (PA0) pin is: - driven high - driven low - toggle output - remain unchanged (only interrupt) - Trigger ADC if ADC is enabled The compare mode block diagram is as the below shown: The action on the pin is based on the value of control bit CCPM[3:0]. When compare match occurs, interrupt flag bit CCPIF is set. In compare mode, the user must configure the CCP (PA0) pin as an output. In compare mode, compare timer must be running in CPU clock synchronous mode, or the compare operation may not work. The CCP module will not automatically configures the pin as an output when the module is enabled. To be used for the Compare features, the selected timers must be running in Timer mode or Synchronized Counter mode. In Asynchronous Counter mode, the Compare operation may not work. Note the CCP timer is running in a down-count mode. #### 3.10.3 CCP PWM Mode In CCP PWM mode, the CCP module produces up to a 10-bit resolution PWM output. The PWM pads are P1A(PA0), P1B(PA5), P1C(PA7) and P1D(PA4). The PWM period and duty are specified by Timer2[9:0] and PWM2DUTY[9:0] registers. Register PWM2M[1:0] in the CCPCON register allows one of the following configurations: - Single output: P1A output. P1B, P1C, P1D assigned as normal I/O. - Half-Bridge output: P1A, P1B modulated with deadband control. P1C, P1D assign as normal I/O. - Full-Bridge output, Forward mode: P1D modulated, P1A active. P1B, P1C inactive. - Full-Bridge output, Reverse mode: P1B modulated, P1C active. P1A, P1D inactive. In single output mode, P1A (PA0) pin is used as PWM output. PA0 must be set as output. In Half-Bridge mode, P1A (PA0) pin has the PWM output signal, P1B (PA5) pin has the complementary PWM output signal. In this mode, PA0 and PA5 must be set as outputs. In the Half-Bridge output mode, a digitally programmable deadband delay is available to avoid shoot-through current from destroying the bridge power switch. PWMDB[7:0] is deadband delay count for Half-Bridge mode, the delay unit is in CPU cycle. As the above timing shown, timer2 is a 10-bit down counter, P1A is PWM2 output, P1B is PWM2 complementary output. AT point B, Timer2 value is equal to PWM2DUTY. At point D, Timer2 count to zero and reload value. If there no deadband control, P1A output should be active from point B to Point D. P1B output should be active from point D to point F. A non-zero deadband will delay P1A rising point from B to C and delay P1B rising point from D to E. The deadband zone are the time from B to C and from D to E. In Full-Bridge mode, four pins are used as outputs; however, only two outputs are active at a time. In the Forward mode, P1A(PA0) is continuously activated and P1D(PA4) is modulated. In the Reverse mode, P1C(PA7) is continuously activated and P1B(PA5) is modulated. In this mode, PA0, PA5, PA7 and PA4 must be set as outputs. The following timing diagram shows Full-Bridge Forward and Reverse condition. ## 3.11 RFC Mode AT8B62F1 has built-in RFC mode. Once RFC mode is enabled, the selected input pad state will take control of the Timer1 counting. When the selected input pad is recognized as 0 state (The input pad voltage is smaller than $V_{IL}$ ), Timer1 keeps counting. When this selected pad is recognized as 1 (The input pad voltage is larger than $V_{IH}$ ), Timer1 stops counting. The following figure shows how RFC mode operates: PSEL3~0 is used to select one RFC input pad out of 14 AT8B62F1 pads. RFCEN is used to switch the Timer1 enable signal between the normal enable signal T1EN and RFC selected input state. One application of RFC mode is to measure the capacitor-resistor charging time, As the figure shows, when PSEL3~0=0x01, PA1 is selected as RFC input pad. At first the PA1 is set as output low (the voltage of PA1 is discharged to 0). Next step, clear Timer1 content, set PA1 as input and enable RFC mode. Then Timer1 will start counting, and the RC circuit will start charging PA1. As PA1 is charged to the V<sub>IH</sub> voltage, the Timer1 counting is stopped because PA1 input is high. The Timer1 content will show the RC circuit charging time. (Note: Timer1 is down-count.) Figure 28 RFC Block Diagram #### 3.12 IR Carrier The IR carrier will be generated after register bit IREN (IRCR[0]) is set to 1. Moreover, PB1 will become output pin automatically. When IREN is clear to 0, PB1 will become general I/O pin as it was configured. The IR carrier frequency is selectable by register bit IRF57K (IRCR[1]). When IRF57K is 1, IR carrier frequency is 57KHz. When IRF57K is 0, IR carrier frequency is 38KHz. Because IR carrier frequency is derived from high frequency system oscillation F<sub>HOSC</sub>, it is necessary to specify what frequency is used as system oscillation when external crystal is used. Register bit IROSC358M (IRCR[7]) is used to provide AT8B62F1 this information. When IROSC358M is 1, frequency of external crystal is 3.58MHz and when IROSC358M is 0, frequency of external crystal is 455KHz. When internal high frequency oscillation is adopted, this register will be ignored, and it will provide 4MHz clock to IR module. The active state (polarity) of IR carrier is selectable according to PB1 output data. When register bit IRCSEL (IRCR[2]) is 1, IR carrier will be present on pin PB1 when its output data is 0. When register bit IRCSEL (IRCR[2]) is 0, IR carrier will be present on pin PB1 when its output data is 1. The polarity of IR carrier is shown in the following figure. Figure 29 Polarity of IR Carrier vs. Output Data #### 3.13 Low Voltage Detector (LVD) AT8B62F1 low voltage detector (LVD) built-in precise band-gap reference for accurately detecting $V_{DD}$ level. If LVDEN(register PCON[5])=1 and $V_{DD}$ voltage value falls below LVD voltage which is selected by LVDS[2:0] as table shown below, the LVD output will become low. If the LVD interrupt is enabled, the LVD interrupt flag will be high and if GIE=1 it will force the program to execute interrupt service routine. Moreover, LVD real-state output can be polled by register PCON1[6]. The following is LVD block diagram: Figure 30 LVD block diagram | The following | table is | CVL | voltage | select | table | |---------------|----------|-------------|---------|--------|--------| | THE ICHOWING | table is | $\sim \sim$ | VOILAGE | 301001 | tabic. | | LVDS[2:0] | Voltage | |-----------|---------| | 000 | 2.0V | | 001 | 2.2V | | 010 | 2.4V | | 011 | 2.7V | | 100 | 3.0V | | 101 | 3.3V | | 110 | 3.6V | | 111 | 4.3V | Table 22 LVD voltage select # 3.14 Voltage Comparator AT8B62F1 provides 1 set of voltage comparator and internal reference voltage with various analog comparing mode. The comparator non-inverting and inverting input can share with GPIO. The internal reference voltage can only routed to inverting input of comparator. CMPEN (register ANAEN[7]) is used to enable and disable comparator. When CMPEN=0(default), comparator is disabled. When CMPEN=1, the comparator is enabled. In halt mode the comparator is disabled automatically. AT8B62F1 comparator has two operating mode, which is P2V mode and P2P mode. These two modes are determined by VS[3:0] (register CMPCR[3:0]). When VS[3:0]=0, the comparator is in P2P mode. When VS[3:0]=1~15, it is in P2V mode. The pads used in the comparator are set as analog pads in the configuration words "Comparator Input" Pin Select. P2V mode has the function of comparing voltage between a designated analog pad and a designated reference. The structure of P2V mode is shown in the following figure: Figure 31 Comparator P2V mode block diagram In P2V mode, the inverting input of the comparator is determined by VS[3:0]. VS[3:0] is used to select one out of 15 reference voltages, which is $1/16 \text{ V}_{DD}$ to $15/16 \text{ V}_{DD}$ as the table shown below. | VS[3:0] | Reference voltage | |---------|-----------------------| | 0000 | P2P mode | | 0001 | 1/16 V <sub>DD</sub> | | 0010 | 2/16 V <sub>DD</sub> | | 0011 | 3/16 V <sub>DD</sub> | | 0100 | 4/16 V <sub>DD</sub> | | 0101 | 5/16 V <sub>DD</sub> | | 0110 | 6/16 V <sub>DD</sub> | | 0111 | 7/16 V <sub>DD</sub> | | 1000 | 8/16 V <sub>DD</sub> | | VS[3:0] | Reference voltage | | 1001 | 9/16 V <sub>DD</sub> | | 1010 | 10/16 V <sub>DD</sub> | | 1011 | 11/16 V <sub>DD</sub> | | 1100 | 12/16 V <sub>DD</sub> | | 1101 | 13/16 V <sub>DD</sub> | | 1110 | 14/16 V <sub>DD</sub> | | 1111 | 15/16 V <sub>DD</sub> | Table23 P2V mode reference voltage select In P2V mode, the non-inverting input of the comparator is determined by PS[3:0] (register CMPCR[7:4]). PS[3:0] select one out of 4 pads PA0~3 as the non-inverting input of the comparator. The table is shown below. | PS[3:0] | Selected Pad | |------------|--------------| | 0000 | PA0 | | 0001 | PA1 | | 0010 | PA2 | | 0011 | PA3 | | 0100 ~1111 | - | Table24 P2V mode pad select The P2P mode has the function of comparing voltage between two analog pads. In this mode VS[3:0]=0, PS[3:0] select 2 out of 4 analog pads to be the non-inverting and inverting input of the comparator. The selection table is as the below. Figure 32 Comparator P2P mode block diagram | PS[3:0] | Non-inverting input | Inverting input | |-----------|---------------------|-----------------| | 0000 | PA0 | PA1 | | 0001 | PA1 | PA0 | | 0010 | PA2 | PA3 | | 0011 | PA3 | PA2 | | 0100~1111 | - | - | Table 25 P2P mode pads select There are 3 ways to get the comparator output result: One is through interrupt mechanism, one is through register polling, another is through probing output pad. To use comparator interrupt function, set CMPEN=1 and CMPIE=1, then read register OSCCR which will end the mismatch condition of comparator output and registered comparator output, then clear interrupt flag CMPIF. When comparator output change state, the CMPIF will be set to 1, thus entering interrupt service routine. Comparator output can be polled by CMPOUT (register OSCCR[7]). To probe comparator output at output pad, set CMPOE (register OSCCR[6]) to 1, then PB3 will be the real-time state of the comparator output. It is noted that when CMPOE=1, the PWM1 function will be disabled if it is enabled. # 3.15 Analog-to-Digital Convertor (ADC) AT8B62F1 provide 11+1 channel 12-bit SAR ADC to transfer analog signal into 12-bits digital data. The ADC high reference voltage is selectable. They can be external voltage from PA0, or internal generated voltage VDD, 4V, 3V or 2V. The Analog input is selected from analog signal input pin PA0~PA4, PB0~PB5 or from internal generated 1 / 4 \*VDD. The ADC clock ADCLK can be selected to be FINST/1, FINST/2, FINST/8 or FINST/16. The Sampling pulse width can be selected to be ADCLK\*1, ADCLK\*2, ADCLK\*4 or ADCLK\*8. Set ADEN=1 before ADC take into operation. Then set START=1, the ADC will start to convert analog signal to digital. EOC=0 means ADC is in processing. EOC=1 indicate ADC is at end of conversion. If ADIE=1 and global interrupt is enabled, the ADC interrupt will issue after EOC low go high. The block diagram is as following figure. Figure 33 ADC block diagram ## 3.15.1 ADC Reference Voltage ADC is built-in five high reference voltage source controlled by ADVREFH register. These high reference voltage source are one external voltage source (PA0) and four internal voltage source (VDD, 4V, 3V, 2V). When EVHENB bit is "1", ADC reference voltage is external voltage source from PA0. In this mode PA0 must input a voltage between VDD and 2V. If EVHENB bit is 0, ADC reference voltage is from internal voltage source selected by VHS[1:0]. If VHS[1:0] is "11", ADC reference voltage is VDD. If VHS[1:0] is "10", ADC reference voltage is 3V. If VHS[1:0] is "00", ADC reference voltage is 2V. The limitation of internal reference voltage application is VDD can't below each of internal voltage level, or the level is equal to VDD. ADC sampling voltage range is limited by high/low reference voltage. The ADC low reference voltage is VSS and not changeable. The ADC high reference voltage includes internal VDD/4V/3V/2V and external reference voltage source from PA0 pin. The ADC reference voltage range limitation is (ADC high reference voltage – low reference voltage) ≥ 2V. ADC low reference voltage is VSS=0V. So ADC high reference voltage range is 2V ~ VDD. ADC analog input signal voltage must be from ADC low reference voltage to ADC high reference voltage. If the ADC analog input signal voltage is over this range, The ADC converting result is unexpected (full scale or zero). | EVHENB | VHS[1:0] | Reference voltage | |--------|----------|-------------------| | 1 | хх | PA0 | | 0 | 1 1 | VDD | | 0 | 1 0 | 4V | | 0 | 0 1 | 3V | | 0 | 0 0 | 2V | Table 26 ADC reference voltage select ### 3.15.2 ADC Analog Input Channel ADC use CHS[3:0] and GCHS to select analog input source. GCHS is global channel select. Namely, GCHS must be 1 before any analog input source can be selected and converted. | GCHS | CHS[3:0] | ADC analog input source | |------|----------|-------------------------| | 0 | xxxx | х | | 1 | 0000 | PA0 | | 1 | 0001 | PA1 | | 1 | 0010 | PA2 | | 1 | 0011 | PA3 | | 1 | 0100 | PA4 | | 1 | 0101 | PB0 | | 1 | 0110 | PB1 | | 1 | 0111 | PB2 | | GCHS | CHS[3:0] | ADC analog input source | |------|----------|-------------------------| | 1 | 1000 | PB3 | | 1 | 1001 | PB4 | | 1 | 1010 | PB5 | | 1 | 1011 | 1 / 4 * VDD | | 1 | 11xx | N.C. | Table 27 ADC analog input source select ADC input pins are shared with digital I/O pins. Connect an analog signal to these pin may cause extra current leakage in I/O pins. In the power down mode, the above leakage current will be a big problem. PACON[0:4] are PA[0:4] configuration register, PACON[5:7] are PB[0:2] configuration register and ADCR[4:6] are PB[3:5] configuration register to solve above problem. Write "1" to PACON and ADCR[4:6] will configure related PA /PB pin as pure analog input pin to avoid current leakage, and it can't be use as normal I/O. Except setting the PACON and ADCR[4:6] register, the selected analog input pin must be set as input mode and the internal pull-high / pull-low must be disabled, otherwise the analog input level may be affected. # 3.15.3 ADCClock (ADCLK), Sampling Clock (SHCLK) and Bit Number Conversion speed and conversion accuracy are affected by the selection of the ADC clock (ADCLK), sampling pulse width (SHCLK) and conversion bit number. ADCLK is the base clock of ADC. During the operation of SAR ADC, bit operation is synchronized with ADCLK. SHCLK is the duration of analog signal sampling time, larger SHCLK will restore original analog signal level more closely but it will slow down the ADC conversion speed. Vise versa. The ADC can select different conversion bit number which is depended on ADCR[1:0] register bits. There are 2 bit number to select, which is 12-bit, 10-bit and 8-bit. Less conversion bit number will speed up the ADC conversion rate but the effective ADC bit is less. More conversion bit number will slow down the conversion rate but the accuracy is more. The ADC clock is derived from F<sub>INST</sub> and is selectable from ADCK[1:0]. | ADCK[1:0] | ADC clock | |-----------|-----------| | 0 0 | Finst/16 | | 0 1 | Finst/8 | | 1 0 | Finst/1 | | 11 | Finst/2 | Table 28 ADC clock select The Sampling clock width is derived from ADCLK and is selectable from SHCK[1:0]. | SHCK[1:0] | Sampling clock | |-----------|----------------| | 0 0 | 1 ADCLK | | 0 1 | 2 ADCLK | | 1 0 | 4 ADCLK | | 11 | 8 ADCLK | Table 29 ADC sampling clock select ADC bit number select is from ADCR[1:0]. | ADCR[1:0] | Conversion bit number | |-----------|-----------------------| | 0 0 | 8-bit | | 0.1 | 10-bit | | 1 x | 12-bit | Table 30 conversion bit number select The ADC converting time is from START(Start to ADC convert) to EOC=1 (End of ADC convert). The duration is depending on ADC resolution and ADC clock rate and sampling clock width. ## ADC conversion time ≈ sampling clock width + (ADC bit number + 2) \* ADCLK width. The following table is some example conversion time and conversion rate of ADC. | | | Conversion | | F <sub>INST</sub> = | 2MHz | F <sub>INST</sub> = | :250K | |---------|----------------------|------------|---------------------|---------------------|----------|---------------------|---------| | Bit No. | ADC clock | SHCLK | Time<br>(ADCLK No.) | Time | Rate | Time | Rate | | 12 | Finst/16 | 8 ADCLK | 22 | 176us | 5.68kHz | 1408us | 710Hz | | 12 | F <sub>INST</sub> /1 | 1 ADCLK | 15 | 7.5us | 133.3kHz | 60us | 16.7kHz | | 10 | F <sub>INST</sub> /1 | 1 ADCLK | 13 | 6.5us | 153.8kHz | 52us | 19.2kHz | | 8 | F <sub>INST</sub> /1 | 1 ADCLK | 11 | 5.5us | 181.8kHz | 44us | 22.7kHz | Table 31 ADC Conversion time ### 3.15.4 ADC Operation Set ADC clock (ADCLK), sampling clock width (SHCLK), conversion bit number (ADCR), ADC high reference voltage (ADVREFH), select input channel and PACON related bit. Then set ADEN=1. After setting ADEN=1, it must wait at least 256us (ADC internal bias stable time) before ADC can operate. Write START to 1 to start an ADC conversion session. During ADC is in processing EOC=0. Polling EOC=1 or wait for ADC interrupt at the end of ADC conversion. ## 3.16 Watch-Dog Timer (WDT) There is an on-chip free-running oscillator in AT8B62F1 which is used by WDT. As this oscillator is independent of other oscillation circuits, WDT may still keep working during Standby mode and Halt mode. 89 WDT can be enabled or disabled by a configuration word. When WDT is enabled by configuration word, its operation still can be controlled by register bit WDTEN (PCON[7]) during program execution. Moreover, the mechanism after WDT time-out can reset AT8B62F1 or issue an interrupt request which is determined by another configuration word. At the same time, register bit /TO (STATUS[4]) will be clear to 0 after WDT time-out. The baseline of WDT time-out period can be 3.5 ms, 15 ms, 60 ms or 250 ms which is determined by two configuration words. The time-out period can be lengthened if Prescaler0 is assigned to WDT. Prescaler0 will be assigned to WDT by writing 1 to register bit PS0WDT. The dividing rate of Prescaler0 for WDT is determined by register bits PS0SEL[2:0] and depends on WDT time-out mechanism. The dividing rate is from 1:1 to 1:128 if WDT time-out will reset AT8B62F1 and dividing rate is from 1:2 to 1:256 if WDT time-out will interrupt AT8B62F1. When Prescaler0 is assigned to WDT, the execution of instruction CLRWDT will clear WDT, Prescaler0 and set /TO flag to 1. If user selects interrupt for WDT time-out mechanism, register bit WDTIF (INTF[6]) will set to 1 after WDT is expired. It may generate an interrupt request if register bit WDTIE (INTE[6]) and GIE both set to 1. WDTIF will not be clear until firmware writes 0 to WDTIF. # 3.17 Interrupt AT8B62F1 provides two kinds of interrupt: one is software interrupt and the other is hardware interrupt. Software interrupt is caused by execution of instruction INT. There are 11 hardware interrupts: - Timer0 overflow interrupt. - Timer1 underflow interrupt. - Timer2 underflow interrupt or CCP interrupt. - Timer3 underflow interrupt. - WDT timeout interrupt. - PA/PB input change interrupt. - External 0 interrupt. - External 1 interrupt - LVD interrupt. - Comparator output status change interrupt. - ADC end-of-convert interrupt. GIE is global interrupt enable flag. It has to be 1 to enable hardware interrupt functions. GIE can be set by ENI instruction and clear to 0 by DISI instruction. After instruction INT is executed, no matter GIE is set or clear, the next instruction will be fetched from address 0x001. At the same time, GIE will be clear to 0 by AT8B62F1 automatically. While any of hardware interrupts is occurred, the corresponding bit of interrupt flag will be set to 1. This bit will not be clear until firmware writes 0 to this bit. Therefore, user can obtain information of which event causes hardware interrupt by polling the corresponding bit of interrupt flag. Note that only when the corresponding interrupt enable bit is set to 1, will the corresponding interrupt flag be read. And if the corresponding interrupt enable bit is set to 1 and GIE is also 1, hardware interrupt will occur and next instruction will be fetched from 0x008. At the same time, the register bit GIE will be clear by AT8B62F1 automatically. It should be noted that ENI instruction cannot be placed right before RETIE instruction because ENI instruction in interrupt service routine will trigger nested interrupt, but RETIE will clear interrupt processing after jump out of ISR, so it is possible for interrupt flag to be falsely cleared. ## 3.17.1 Timer0 Overflow Interrupt Timer0 overflow (from 0x00 to 0xFF) will set register bit T0IF. This interrupt request will be serviced if T0IE and GIE are set to 1. # 3.17.2 Timer1 Underflow Interrupt Timer1 underflow (from 0x3FF to 0x00) will set register bit T1IF. This interrupt request will be serviced if T1IE and GIE are set to 1. # 3.17.3 Timer2 Underflow Interrupt or CCP interrupt Timer2 underflow (from 0x3FF to 0x00) or CCP will set register bit T2IF/CCPIF. This interrupt request will be serviced if T2IE/CCPIE and GIE are set to 1. #### 3.17.4 Timer3 Underflow Interrupt Timer3 underflow (from 0x3FF to 0x00) will set register bit T3IF. This interrupt request will be serviced if T3IE and GIE are set to 1. ### 3.17.5 WDT Timeout Interrupt When WDT is timeout and the configuration word selects WDT timeout will generate interrupt request, it will set register bit WDTIF. This interrupt request will be serviced if WDTIE and GIE are set to 1. # 3.17.6 PA/PB Input Change Interrupt When PAx, $0 \le x \le 7$ , PBy, $0 \le y \le 5$ is configured as input pin and corresponding register bit WUPAx, WUPBx is set to 1, a level change on these selected I/O pin(s) will set register bit PABIF. This interrupt request will be serviced if PABIE and GIE are set to 1. Note when PB0 or PB1 is both set as level change interrupt and external interrupt, the external interrupt enable EIS0 or EIS1=1 will disable PB0 or PB1 level change operation. ## 3.17.7 External 0 Interrupt According to the configuration of EIS0=1 and INTEDG, the selected active edge on I/O pin PB0 will set register bit INT0IF and this interrupt request will be served if INT0IE and GIE are set to 1. ## 3.17.8 External 1 Interrupt According to the configuration of EIS1=1 and INTEDG, the selected active edge on I/O pin PB1 will set register bit INT1IF and this interrupt request will be served if INT1IE and GIE are set to 1. # 3.17.9 LVD Interrupt When $V_{DD}$ level falls below LVD voltage, LVD flag will go from high to low, and set the register bit LVDIF=1. This interrupt request will be serviced if LVDIE and GIE are set to 1. ## 3.17.10 Comparator Output Status Change Interrupt The comparator interrupt is triggered whenever a change occurs on the comparator output status. This interrupt request will be serviced if CMPIE and GIE are set to 1. Note that before the comparator interrupt could happen, reading register OSCCR is needed to clear the previous comparator output status difference. ## 3.17.11 ADC End of Conversion Interrupt The ADC interrupt is triggered whenever an ADC end-of-convert signal is issued. This interrupt request will be serviced if ADIE and GIE are set to 1. #### 3.18 Oscillation Configuration Because AT8B62F1 is a dual-clock IC, there are high oscillation ( $F_{HOSC}$ ) and low oscillation ( $F_{LOSC}$ ) that can be selected as system oscillation ( $F_{LOSC}$ ). The oscillators which could be used as $F_{HOSC}$ are internal high RC oscillator ( $I_{LOSC}$ ), external high crystal oscillator ( $I_{LOSC}$ ) and external crystal oscillator ( $I_{LOSC}$ ). The oscillators which could be used as $I_{LOSC}$ are internal low RC oscillator ( $I_{LOSC}$ ) and external low crystal oscillator ( $I_{LOSC}$ ). Figure 34 Oscillation Configuration of AT8B62F1 There are two configuration words to determine which oscillator will be used as F<sub>HOSC</sub>. When I\_HRC is selected as F<sub>HOSC</sub>, I\_HRC output frequency is determined by three configuration words and it can be 1M, 2M, 4M, 8M, 16M or 20MHz. Moreover, external crystal oscillator pads PA6 and PA7 can be used as I/O pins. On the other hand, PA7 can be the output pin of instruction clock according to a configuration word's setting. If F<sub>HOSC</sub> required external crystal whose frequency ranges from 8MHz to 20MHz, E\_HXT is recommended. If F<sub>HOSC</sub> required external crystal whose frequency ranges from 455KHz to 6MHz, E\_XT is recommended. When E\_HXT or E\_XT is adopted, PA6/PA7 cannot be used as I/O pins. They must be used as crystal output pin and input pin. PA7 is crystal output pin (Xout) and PA6 is crystal input pin (Xin). There is one configuration word to determine which oscillator will be used as F<sub>LOSC</sub>. When I\_LRC is selected, its frequency is centered on 32768Hz. If F<sub>LOSC</sub> required external crystal, E\_LXT is selected and only 32768Hz crystal is allowed. When E\_LXT is adopted, PA6/PA7 cannot be used as I/O pins. They must be used as crystal output pin and input pin. PA7 is crystal output pin (Xout) and PA6 is crystal input pin (Xin). The dual-clock combinations of F<sub>HOSC</sub> and F<sub>LOSC</sub> are listed below. | No. | F <sub>HOSC</sub> | F <sub>LOSC</sub> | |-----|-------------------|-------------------| | 1 | I_HRC | I_LRC | | 2 | E_HXT or E_XT | I_LRC | | 3 | I_HRC | E_LXT | Table 32 Dual-clock combinations When E\_HXT, E\_XT or E\_LXT is used as one of oscillations, the crystal or resonator is connected to Xin and Xout to provide oscillation. Moreover, a resistor and two capacitors are recommended to connect as following figure in order to provide reliable oscillation, refer to the specification of crystal or resonator to adopt appropriate C1 or C2 value. The recommended value of C1 and C2 are listed in the table below. | Oscillation Mode | Crystal Frequency (Hz) | C1, C2 (pF) | |------------------|------------------------|-------------| | | 16M | 5 ~ 10 | | E_HXT | 10M | 5 ~ 30 | | | 8M | 5 ~ 20 | | | 4M | 5 ~ 30 | | E_XT | 1M | 5 ~ 30 | | | 455K | 10 ~ 100 | | E_LXT | 32768 | 5 ~ 30 | Table 33 Recommended C1 and C2 Value for Different Kinds of Crystal Oscillation For 20MHZ resonator in 2 clock CPU cycle mode, an 18pF C2 capacitor is a must. To get precise and stable 32.768k frequency, choosing the right C1 and C2 value is important. You need to match the C1 / C2 capacitance to the specific crystal you chose. Every crystal datasheet lists something called the Load Capacitance (CL), C1 and C2 value is chosen with the following formula: #### C1=C2=2\*CL-Cbt Where Cbt is the AT8B62F1 crystal pad built-in capacitance, which is about 5pF. For example, for crystal CL=12.5pF, C1=C2=20pF is recommended. Figure 35 Connection for External Crystal Oscillation Either $F_{HOSC}$ or $F_{LOSC}$ can be selected as system oscillation $F_{OSC}$ according to the value of register bit SELHOSC (OSCCR[0]). When SELHOSC is 1, $F_{HOSC}$ is selected as $F_{OSC}$ . When SELHOSC is 0, $F_{LOSC}$ is selected as $F_{OSC}$ . Once $F_{OSC}$ is determined, the instruction clock $F_{INST}$ can be $F_{OSC}/2$ or $F_{OSC}/4$ according to value of a configuration word. ## 3.19 Operating Mode AT8B62F1 provides four kinds of operating mode to tailor all kinds of application and save power consumptions. These operating modes are Normal mode, Slow mode, Standby mode and Halt mode. Normal mode is designated for high-speed operating mode. Slow mode is designated for low-speed mode in order to save power consumption. At Standby mode, AT8B62F1 will stop almost all operations except Timer0/Timer1/Timer2/Timer3/WDT in order to wake-up periodically. At Halt mode, AT8B62F1 will sleep until external event or WDT trigger IC to wake-up. The block diagram of four operating modes is described in the following figure. Figure 36 Four Operating Modes #### 3.19.1 Normal Mode After any Reset Event is occurred and Reset Process is completed, AT8B62F1 will begin to execute program under Normal mode or Slow mode. Which mode is selected after Reset Process is determined by the Startup Clock configuration word. If Startup Clock=fast, AT8B62F1 will enter Normal mode, if Startup Clock=Slow, AT8B62F1 will enter Slow mode. At Normal mode, F<sub>HOSC</sub> is selected as system oscillation in order to provide highest performance and its power consumption will be the largest among four operating modes. After power on or any reset trigger is released, AT8B62F1 will enter Normal mode after reset process is completed. - Instruction execution is based on F<sub>HOSC</sub> and all peripheral modules may be active according to corresponding module enable bit. - The F<sub>LOSC</sub> is still active and running. - IC can switch to Slow mode by writing 0 to register bit SELHOSC (OSCCR[0]). - IC can switch to Standby mode or Halt mode by programming register bits OPMD[1:0] (OSCCR[3:2]). - For real time clock applications, the AT8B62F1 can run in normal mode, at the same time the low-frequency clock Low Oscillator Frequency connects to Timer0 clock. This is made possible by setting LCKTM0 to 1 and corresponding configuration word Timer0 source setting to 1. #### 3.19.2 Slow Mode AT8B62F1 will enter Slow mode by writing 0 to register bit SELHOSC. At Slow mode, FLOSC is selected as system oscillation in order to save power consumption but still keep IC running. However, FHOSC will not be disabled automatically by AT8B62F1. Therefore user can write 1 to register bit STPHOSC (OSCCR[1]) in slow mode to reduce power consumption further. But it is noted that it is forbidden to enter slow mode and stop FHOSC at the same time, one must enter slow mode first, then disable FHOSC, or the program may hang on. - Instruction execution is based on F<sub>LOSC</sub> and all peripheral modules may be active according to corresponding module enable bit. - F<sub>HOSC</sub> can be disabled by writing 1 to register bit STPHOSC. - IC can switch to Standby mode or Halt mode by programming register bits OPMD[1:0]. - IC can switch to Normal mode by writing 1 to SELHOSC. # 3.19.3 Standby Mode AT8B62F1 will enter Standby mode by writing 10b to register bits OPMD[1:0]. At Standby mode, however, FHOSC will not be disabled automatically by AT8B62F1 and user has to enter slow mode and write 1 to register bit STPHOSC in order to stop FHOSC oscillation. Most of AT8B62F1 peripheral modules are disabled but Timer can be still active if register bit T0EN/T1EN/T2EN/T3EN is set to 1. Therefore AT8B62F1 can wake-up after Timer0/Timer1/Timer2/Timer3 is expired. The expiration period is determined by the register TMR0/TMR1[9:0]/TMR2[9:0]/TMR3[9:0], FINST and other configurations for Timer0/Timer1/Timer2/Timer3. - Instruction execution is stop and some peripheral modules may be active according to corresponding module enable bit. - FHOSC can be disabled by writing 1 to register bit STPHOSC. - The F<sub>LOSC</sub> is still active and running. - IC can wake-up from Standby mode if any of (a) Timer0/Timer1/Timer2/Timer3 (overflow/underflow) interrupt, (b) WDT timeout interrupt, (c) PA/PB input change interrupt or (d) INT external interrupt is happened. - After wake-up from Standby mode, IC will return to Normal mode if SELHOSC=1, IC will return to Slow mode if SELHOSC=0. - It is not recommended to change oscillator mode (normal to slow / slow to normal) and enter standby mode at the same time. #### 3.19.4 Halt Mode AT8B62F1 will enter Halt mode by executing instruction SLEEP or writing 01b to register bits OPMD[1:0]. After entering Halt mode, register bit /PD (STATUS[3]) will be clear to 0, register bit /TO (STATUS[4]) will be set to 1 and WDT will be clear but keep running. At Halt mode, all of peripheral modules are disabled, instruction execution is stop and AT8B62F1 can only wake-up by some specific events. Therefore, Halt mode is the most power saving mode provided by AT8B62F1. - Instruction execution is stop and all peripheral modules are disabled. - FHOSC and FLOSC are both disabled automatically. - IC can wake-up from Halt mode if any of (a) WDT timeout interrupt, (b) PA/PB input change interrupt or (c) INT or external interrupt is happened. - After wake-up from Halt mode, IC will return to Normal mode if SELHOSC=1, IC will return to Slow mode if SELHOSC=0. Note: Users can change STPHOSC and enter Halt mode in the same instruction. • It is not recommended to change oscillator mode (normal to slow or slow to normal) and enter halt mode at the same time. #### 3.19.5 Wake-up Stable Time The wake-up stable time of Halt mode is determined by Configuration word: High Oscillator Frequency or Low Oscillator Frequency. If one of E\_HXT, E\_XT and E\_LXT is selected, the wake-up period would be 512\*Fosc. And if no XT mode are selected, 16\*Fosc would be set as wake up period. On the other hand, there is no need of wake-up stable time for Standby mode because either Fhosc or FLosc is still running at Standby mode. Before AT8B62F1 enter Standby mode or Halt mode, user may execute instruction ENI. At this condition, AT8B62F1 will branch to address 0x008 in order to execute interrupt service routine after wake-up. If instruction DISI is executed before entering Standby mode or Halt mode, the next instruction will be executed after wake-up. The user should have NOP\*2 after the SLEEP instruction of Wake-up from Sleep. ``` ;choice one way to enter Halt mode ;sleep ; 1. Execute instruction to enters Halt mode (from Normal mode) mo∨ia C_Halt_Mode | C_FHOSC_Sel ; 2. Set OSCCR register to enters Halt mode (from Normal mode) ; Pr_SYS_Ctrl sfun OSCCR ; for Interrupt latency time nop nop ; while wakeup from Halt mode then set PB3 outputs low bcr PORTB,3 mo∨ia ~C_INT_PABKey ; Clear PABIF(PortB input change interrupt flag bit) movar ``` ## 3.19.6 Summary of Operating Mode The summary of four operating modes is described in the following table. | Mode | Normal | Slow | Standby | Halt | |-----------------------|-------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------| | Fhosc | Enabled | STPHOSC | STPHOSC | Disabled | | FLOSC | Enabled | Enabled | Enabled | Disabled | | Instruction Execution | Executing | Executing | Stop | Stop | | Timer0/1/2/3 | TxEN | TxEN | TxEN | Disabled | | WDT | Option and WDTEN | Option and<br>WDTEN | Option and WDTEN | Option and WDTEN | | Other Modules | Module enable bit | Module enable bit | Module enable bit | All disabled | | Wake-up Source | - | - | - Timer0 overflow - Timer1/2/3 underflow -CCP interrupt - WDT timeout - PA/PB input change - INT0/1 - LVD interrupt - Comparator interrupt - ADC end-of-convert | - WDT timeout - PA/PB input change - INT0/1 | Table 34 Summary of Operating Modes #### 3.20 Reset Process AT8B62F1 will enter Reset State and start Reset Process when one of following Reset Event is occurred: - Power-On Reset (POR) is occurred when V<sub>DD</sub> rising is detected. - Low-Voltage Reset (LVR) is occurred when operating V<sub>DD</sub> is below pre-defined voltage. - Pin RSTb is low state. - WDT timeout reset. Moreover, value of all registers will be initialized to their initial value or unchanged if its initial value is unknown. The status bits /TO and /PD could be initialized according to which event causes reset. The /TO and /PD value and its associated event is summarized in the table below. | Event | /TO | /PD | |-------------------------------|-----------|-----------| | POR, LVR | 1 | 1 | | RSTb reset from non-Halt mode | unchanged | unchanged | | RSTb reset from Halt mode | 1 | 1 | | WDT reset from non-Halt mode | 0 | 1 | | WDT reset from Halt mode | 0 | 0 | | SLEEP executed | 1 | 0 | | CLRWDT executed | 1 | 1 | Table 35 Summary of /TO & /PD Value and its Associated Event After Reset Event is released, AT8B62F1 will start Reset Process. It will wait certain amount of period for oscillation stable no matter what kind of oscillator is adopted. This period is called power-up reset time and is determined by three-bit configuration words which can be 140us, 4.5ms, 18ms, 72ms or 288ms. After power-up reset time, AT8B62F1 will wait for further oscillator start-up time (OST) before it starts to execute program. OST=1 clock cycle of Fosc if the previous power-up time is 140us, OST=16 clock cycles of Fosc if the previous power-up time is 4.5ms, 18ms, 72ms or 288ms. Figure 37 Block diagram of on-chip reset circuit For slow V<sub>DD</sub> power-up, it is recommended to use RSTb reset, as the following figure. - It is recommended the R value should be not greater than 40KΩ. - The R1 value=100Ω to 1KΩ will prevent high current, ESD or Electrical overstress flowing into reset pin. - The diode helps discharge quickly when power down. Figure 38 Block Diagram of Reset Application # 4. Instruction Set AT8B62F1 provides 55 powerful instructions for all kinds of applications. | Inat | ОР | | Onevetien | Cura | Floor | | |------------|-------------------------|-------|------------------------------|--------|-------|--| | Inst. | 1 | 2 | Operation | Cyc. | Flag | | | Arithmet | Arithmetic Instructions | | | | | | | ANDAR | R | d | dest = ACC & R | 1 | Z | | | IORAR | R | d | dest = ACC R | 1 | Z | | | XORAR | R | d | dest = ACC ⊕ R | 1 | Z | | | ANDIA | i | | ACC = ACC & i | 1 | Z | | | IORIA | i | | ACC = ACC i | 1 | Z | | | XORIA | i | | ACC = ACC ⊕ i | 1 | Z | | | RRR | R | d | Rotate right R | 1 | С | | | RLR | R | d | Rotate left R | 1 | С | | | BSR | R | bit | Set bit in R | 1 | - | | | BCR | R | bit | Clear bit in R | 1 | - | | | INCR | R | d | Increase R | 1 | Z | | | DECR | R | d | Decrease R | 1 | Z | | | COMR | R | d | dest = ~R | 1 | Z | | | Conditio | nal | Insti | ructions | | | | | BTRSC | R | bit | Test bit in R, skip if clear | 1 or 2 | - | | | BTRSS | R | bit | Test bit in R, skip if set | 1 or 2 | - | | | INCRSZ | R | d | Increase R, skip if 0 | 1 or 2 | - | | | DECRS<br>Z | R | d | Decrease R, skip if 0 | 1 or 2 | - | | | Data Tra | nsfe | er In | structions | | | | | MOVAR | R | | Move ACC to R | 1 | - | | | MOVR | R | d | Move R | 1 | Z | | | MOVIA | ·i | | Move immediate to ACC | 1 | - | | | SWAPR | R | d | Swap halves R | 1 | - | | | IOST | F | | Load ACC to F-page SFR | 1 | - | | | IOSTR | F | | Move F-page SFR to ACC | 1 | 1- | | | SFUN | S | | Load ACC to S-page SFR | 1 | - | | | SFUNR | S | | Move S-page SFR to ACC | 1 | • | | | T0MD | | | Load ACC to T0MD | 1 | - | | | T0MDR | | | Move T0MD to ACC | 1 | - | | | TABLEA | | | Read ROM | 2 | - | | | Inst. | OP Operation | | Operation | | Flag | |------------|--------------|------|--------------------------------------------|-------|----------| | mot. | | | Cyc. | ı iag | | | Arithmetic | c In | stru | uctions | | | | ADDAR | R | d | dest = R + ACC | 1 | Z, DC, C | | SUBAR | R | d | dest = R + (~ACC) | 1 | Z, DC, C | | ADCAR | R | d | dest = R + ACC + C | 1 | Z, DC, C | | SBCAR | R | d | dest = R + (~ACC) + C | 1 | Z, DC, C | | ADDIA | i | | ACC = i + ACC | 1 | Z, DC, C | | SUBIA | i | | ACC = i + (~ACC) | 1 | Z, DC, C | | ADCIA | i | | ACC = i + ACC + C | 1 | Z, DC, C | | SBCIA | i | | ACC = i + (~ACC) + C | 1 | Z, DC, C | | DAA | | | Decimal adjust for ACC | 1 | С | | CMPAR | R | | Compare R with ACC | 1 | Z, C | | CLRA | | | Clear ACC | 1 | Z | | CLRR | | | Clear R | 1 | Z | | Other Ins | truc | tio | ns | | | | NOP | | | No operation | 1 | - | | SLEEP | | | Go into Halt mode | 1 | /TO, /PD | | CLRWDT | | | Clear Watch-Dog Timer | 1 | /TO, /PD | | ENI | | | Enable interrupt | 1 | - | | DISI | | | Disable interrupt | 1 | - | | INT | | | Software Interrupt | 3 | - | | RET | | | Return from subroutine | 2 | - | | RETIE | | | Return from interrupt and enable interrupt | 2 | - | | RETIA | | i, | Return, place immediate in ACC | 2 | - | | CALLA | | | Call subroutine by ACC | 2 | - | | GOTOA | | | unconditional branch by ACC | 2 | - | | LCALL | а | dr | Call subroutine | 2 | - | | LGOTO | а | dr | unconditional branch | 2 | - | | | | | | | | | | | | | | | Table36 Instruction Set ACC: Accumulator. adr: immediate address. bit: bit address within an 8-bit register R. C: Carry/Borrow bit C=1, carry is occurred for addition instruction or borrow is **NOT** occurred for subtraction instruction. C=0, carry is not occurred for addition instruction or borrow IS occurred for subtraction instruction. d: Destination If d is "0", the result is stored in the ACC. If d is "1", the result is stored back in register R. DC: Digital carry flag. dest: Destination. F: F-page SFR, F is 0x5 ~ 0xF. i: 8-bit immediate data. PC: Program Counter. PCHBUF: High Byte Buffer of Program Counter. /PD: Power down flag bit /PD=1, after power-up or after instruction CLRWDT is executed. /PD=0, after instruction SLEEP is executed. Prescaler: Prescaler0 dividing rate. R: R-page SFR, R is 0x0 ~0x7F. S: S-page SFR, S is $0x0 \sim 0x15$ . T0MD: T0MD register. TBHP: The high-Byte at target address in ROM. TBHD: Store the high-Byte data at target address in ROM. /TO: Time overflow flag bit /TO=1, after power-up or after instruction CLRWDT or SLEEP is executed. /TO=0, WDT timeout is occurred. WDT: Watchdog Timer Counter. Z: Zero flag 101 | ADCAR | Add ACC and R with Carry | ADDAR | Add ACC and R | |------------------|---------------------------------------------------------------------------------------------------------------------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------| | Syntax: | ADCAR R, d | Syntax: | ADDAR R, d | | Operand: | $0 \le R \le 127$<br>d = 0, 1. | Operand: | 0 ≤ R ≤127<br>d = 0, 1. | | Operation: | $R + ACC + C \rightarrow dest$ | Operation: | ACC + R → dest | | Status affected: | Z, DC, C | Status affected: | Z, DC, C | | Description: | Add the contents of ACC and register R with Carry. If d is 0, the result is stored in ACC. If d is 1, the result is stored back to R. | Description: | Add the contents of ACC and R. If d is 0, the result is stored in ACC. If d is 1, the result is stored back to R. | | Cycle | 1 | Cycle: | 1 | | Example: | ADCAR R, d before executing instruction: ACC=0x12, R=0x34, C=1, d=1, after executing instruction: R=0x47, ACC=0x12, C=0. | Example: | ADDAR R, d before executing instruction: ACC=0x12, R=0x34,C=1, d=1, after executing instruction: R=0x46, ACC=0x12, C=0. | | ADCIA | Add ACC and Immediate with Carry | ADDIA | Add ACC and Immediate | |------------------|----------------------------------------------------------------------------------------------------------|------------------|----------------------------------------------------------------------------------------------------------------| | Syntax: | ADCIA i | Syntax: | ADDIA i | | Operand: | $0 \le i < 255$ | Operand: | $0 \le i < 255$ | | Operation: | $ACC + i + C \rightarrow ACC$ | Operation: | $ACC + i \rightarrow ACC$ | | Status affected: | Z, DC, C | Status affected: | Z, DC, C | | Description: | Add the contents of ACC and the 8-bit immediate data i with Carry. The result is placed in ACC. | Description: | Add the contents of ACC with the 8-bit immediate data i. The result is placed in ACC. | | Cycle: | 1 | Cycle: | 1 | | Example: | ADCIA i before executing instruction: ACC=0x12, i=0x34, C=1, after executing instruction: ACC=0x47, C=0. | Example: | ADDIA i before executing instruction: ACC=0x12, i=0x34, C=1, after executing instruction: ACC=0x46, C=0. | | ANDAR | AND ACC and R | |------------------|-------------------------------------------------------------------------------------------------------------------------| | Syntax: | ANDAR R, d | | Operand: | $0 \le R \le 127$<br>d = 0, 1. | | Operation: | ACC & R → dest | | Status affected: | Z | | Description: | The content of ACC is AND'ed with R. If d is 0, the result is stored in ACC. If d is 1, the result is stored back to R. | | Cycle: | 1 | | Example: | ANDAR R, d before executing instruction: ACC=0x5A, R=0xAF, d=1. after executing instruction: R=0x0A, ACC=0x5A, Z=0. | | BCR | Clear Bit in R | |------------------|----------------------------------------------------------------------------------------------| | Syntax: | BCR R, bit | | Operand: | $\begin{array}{ll} 0 \ \leq \ R \ \leq \ 127 \\ 0 \ \leq \ bit \ \leq \ 7 \end{array}$ | | Operation: | $0 \rightarrow R[bit]$ | | Status affected: | | | Description: | Clear the bit <sup>th</sup> position in R. | | Cycle: | 1 | | Example: | BCR R, B2 before executing instruction: R=0x5A, B2=0x3, after executing instruction: R=0x52. | | ANDIA | AND Immediate with ACC | |------------------|-----------------------------------------------------------------------------------------------------| | Syntax: | ANDIA i | | Operand: | $0 \leq i < 255$ | | Operation: | ACC & i→ACC | | Status affected: | Z | | Description: | The content of ACC register is | | | AND'ed with the 8-bit immediate | | | data i. The result is placed in ACC. | | Cycle: | 1 | | Example: | ANDIA i before executing instruction: ACC=0x5A, i=0xAF, after executing instruction: ACC=0x0A, Z=0. | | BSR | Set Bit in R | |------------------|----------------------------------------------------------------------------------------------| | Syntax: | BSR R, bit | | Operand: | $0 \le R \le 127$ $0 \le bit \le 7$ | | Operation: | $1 \rightarrow R[bit]$ | | Status affected: | | | Description: | Set the bit <sup>th</sup> position in R. | | Cycle: | 1 | | Example: | BSR R, B2 before executing instruction: R=0x5A, B2=0x2, after executing instruction: R=0x5E. | | BTRSC | Test Bit in R and Skip if Clear | CALLA | Call Subroutine | |------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | BTRSC R, bit | Syntax: | CALLA | | Operand: | $0 \le R \le 127$ | Operand: | _ | | | $0 \le \text{bit} \le 7$ | Operation: | PC + 1 → Top of Stack | | Operation: | Skip next instruction, if R[bit] = 0. | | $\{TBHP, ACC\} \rightarrow PC$ | | Status affected: | _ | Status affected: | | | Description: | If R[bit] = 0, the next instruction which is already fetched is discarded and a NOP is executed instead. Therefore it makes this instruction a two-cycle instruction. | Description: | The return address (PC + 1) is pushed onto top of Stack. The contents of TBHP[2:0] is loaded into PC[10:8] and ACC is loaded into PC[7:0]. | | Cycle: | 1 or 2(skip) | Cycle: | 2 | | Example: | BTRSC R, B2 Instruction1 Instruction2 before executing instruction: R=0x5A, B2=0x2, after executing instruction: because R[B2]=0, instruction1 will not be executed, the program will start execute instruction from instruction2. | Example: | CALLA before executing instruction: TBHP=0x02, ACC=0x34. PC=A0. Stack pointer=1. after executing instruction: PC=0x234, Stack[1]=A0+1, Stack pointer=2 | | BTRSS | Test Bit in R and Skip if Set | CLRA | Clear ACC | |------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|---------------------------------------------------| | Syntax: | BTRSS R, bit | Syntax: | CLRA | | Operand: | $0 \le R \le 127$ | Operand: | | | | $0 \le \text{bit} \le 7$ | Operation: | 00h → ACC | | Operation: | Skip next instruction, if R[bit] = 1. | | 1→Z | | Status affected: | <del></del> | Status affected: | Z | | Description: | If R[bit] = 1, the next instruction | Description: | ACC is clear and Z is set to 1. | | • | which is already fetched is discarded and a NOP is executed | Cycle: | 1 | | | instead. Therefore, it makes this instruction a two-cycle instruction. | Example: | CLRA before executing instruction: ACC=0x55, Z=0. | | Cycle: | 1 or 2(skip) | | after executing instruction: | | Example: | BTRSS R, B2 Instruction2 Instruction3 before executing instruction: R=0x5A, B2=0x3, after executing instruction: because R[B2]=1, instruction2 will not be executed, the program will start execute instruction from instruction3. | | ACC=0x00, Z=1. | | CLRR | Clear R | COMR | Complement R | |------------------|--------------------------------------------------------|------------------|-------------------------------------------------------------------------------------------------------------------| | Syntax: | CLRR R | Syntax: | COMR R, d | | Operand: | $0 \le R \le 127$ | Operand: | 0 ≤ R ≤ 127 | | Operation: | 00h → R | | d = 0, 1. | | | $1 \rightarrow Z$ | Operation: | ~R → dest | | Status affected: | Z | Status affected: | Z | | Description: | The content of R is clear and Z is set to 1. | Description: | The content of R is complemented. If d is 0, the result is stored in ACC. If d is 1, the result is stored back to | | Cycle: | 1 | | R. | | Example: | CLRR R before executing instruction: | Cycle: | 1 | | | R=0x55, Z=0. after executing instruction: R=0x00, Z=1. | Example: | COMR, d before executing instruction: R=0xA6, d=1, Z=0. after executing instruction: R=0x59, Z=0. | | | | | , | | CLRWDT | Clear Watch-Dog Timer | CMPAR | Compare ACC and R | |------------------|---------------------------------------------------------------------------------------------------------------------------|------------------|----------------------------------------------------------------------------------------| | Syntax: | CLRWDT | Syntax: | CMPAR R | | Operand: | | Operand: | $0 \le R \le 127$ | | Operation: | 00h → WDT, | Operation: | R - ACC → (No restore) | | | 00h → WDT prescaler | Status affected: | Z, C | | | 1 → /TO<br>1 → /PD | Description: | Compare ACC and R by subtracting ACC from R with 2's | | Status affected: | /TO, /PD | | complement representation. The | | Description: | Executing CLRWDT will reset WDT, Prescaler0 if it is assigned to WDT. Moreover, status bits /TO and /PD will be set to 1. | Cycle: | content of ACC and R is not changed. | | Cycle: | 1 | Example: | CMPAR R before executing instruction: | | Example: | CLRWDT before executing instruction: /TO=0 after executing instruction: /TO=1 | | R=0x34, ACC=12, Z=0, C=0.<br>after executing instruction:<br>R=0x34, ACC=12, Z=0, C=1. | | DAA | Convert ACC Data Format from<br>Hexadecimal to Decimal | DECRSZ | Decrease R, Skip if 0 | |------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | DAA | Syntax: | DECRSZ R, d | | Operand: | <br>ACC(hex) → ACC(dec) | Operand: | 0 ≤ R ≤ 127 | | Operation: | | | d = 0, 1. | | Status affected: | С | Operation: | R - 1 → dest, | | Description: | Convert ACC data format from | | Skip if result = 0 | | | hexadecimal to decimal after | Status affected: | | | | addition operation and restore result to ACC. DAA instruction must be placed immediately after addition operation if decimal format is required. Please note that interrupt should be disabled before addition instruction and enabled after DAA instruction to avoid unexpected result. | Description: | Decrease R first. If d is 0, the result is stored in ACC. If d is 1, the result is stored back to R. If result is 0, the next instruction which is already fetched is discarded and a NOP is executed instead. Therefore it makes this instruction a two-cycle instruction. | | Cycle: | 1 | Cycle: | 1 or 2(skip) | | Example: | DISI ADDAR R,d DAA ENI efore executing instruction: ACC=0x28, R=0x25, d=0. fter executing instruction: ACC=0x53, C=0. | Example: | DECRSZ R, d instruction2 instruction3 before executing instruction: R=0x1, d=1, Z=0. after executing instruction: R=0x0, Z=1, and instruction will skip instruction2 execution because the operation result is zero. | | DECR | Decrease R | DISI | Disable Interrupt Globally | |------------------|-----------------------------------------------------------------------------------------------------|------------------|--------------------------------------------| | Syntax: | DECR R, d | Syntax: | DISI | | Operand: | $0 \le R \le 127$ | Operand: | - | | | d = 0, 1. | Operation: | Disable Interrupt, $0 \rightarrow GIE$ | | Operation: | R - 1 → dest | Status affected: | - | | Status affected: | Z | Description: | GIE is clear to 0 in order to disable | | Description: | Decrease R. If d is 0, the result is stored in ACC. If d is 1, the result is stored back to R. | Cycle: | all interrupt requests. | | Cycle: | 1 | Example: | DISI before executing instruction: | | Example: | DECR R, d before executing instruction: R=0x01, d=1, Z=0. after executing instruction: R=0x00, Z=1. | | GIE=1, After executing instruction: GIE=0. | | ENI | Enable Interrupt Globally | INCR | Increase R | |------------------|----------------------------------------|------------------|-------------------------------------------------------------------------------------------| | Syntax: | ENI | Syntax: | INCR R, d | | Operand: | | Operand: | $0 \le R \le 127$ | | Operation: | Enable Interrupt, 1 → GIE | | d = 0, 1. | | Status affected: | | Operation: | R + 1 → dest. | | Description: | GIE is set to 1 in order to enable all | Status affected: | Z | | Becompaier | interrupt requests. | Description: | Increase R. If d is 0, the result is | | Cycle: | 1 | | stored in ACC. If d is 1, the result is stored back to R. | | Example: | ENI before executing instruction: | Cycle: | 1 | | | GIE=0, | Example: | INCR R, d | | | After executing instruction: GIE=1. | | before executing instruction: R=0xFF, d=1, Z=0. after executing instruction: R=0x00, Z=1. | | | | | | | GOTOA | Unconditional Branch | INCRSZ | Inc | |------------------|----------------------------------------------------------------------------------------------|------------------|-------------------------------------| | Syntax: | GOTOA | Syntax: | INC | | Operand: | | Operand: | 0 : | | Operation: | $\{TBHP, ACC\} \rightarrow PC$ | | d = | | Status affected: | | Operation: | R+ | | Description: | GOTOA is an unconditional branch | | Ski | | | instruction. The content of | Status affected: | | | | TBHP[2:0] is loaded into PC[10:8] and ACC is loaded into PC[7:0]. | Description: | Inc | | Cycle: | 2 | | is s<br>is s | | Example: | GOTOA before executing instruction: PC=A0. TBHP=0x02, ACC=0x34. after executing instruction: | ~ 8 | If r<br>whi<br>disc<br>inst<br>inst | | | PC=0x234 | Cycle: | 1 o | | | | Example: | INC | | INCRSZ | Increase R, Skip if 0 | |------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | INCRSZ R, d | | Operand: | $0 \le R \le 127$<br>d = 0, 1. | | Operation: | R + 1 $\rightarrow$ dest,<br>Skip if result = 0 | | Status affected: | | | Description: | Increase R first. If d is 0, the result is stored in ACC. If d is 1, the result is stored back to R. If result is 0, the next instruction which is already fetched is discarded and a NOP is executed instead. Therefore it makes this instruction a two-cycle instruction. | | Cycle: | 1 or 2(skip) | | Example: | INCRSZ R, d instruction2, instruction3. before executing instruction: R=0xFF, d=1, Z=0. after executing instruction: R=0x00, Z=1. And the program will skip instruction2 execution because the operation result is zero. | **IORAR** | INT | Software Interrupt | IORIA | OR Immediate with ACC | |--------------------|-------------------------------------------------------------------------------------------------------|-----------------------------|----------------------------------------------------------------------------------------------------------| | Syntax: | INT | Syntax: | IORIA i | | Operand: | | Operand: | $0 \le i < 255$ | | Operation: | PC + 1 → Top of Stack,<br>001h → PC | Operation: Status affected: | ACC i → ACC | | Status affected: | | | Z | | Description: | Software interrupt. First, return address (PC + 1) is pushed onto the Stack. The address 0x001 is | Description: Cycle: | OR ACC with 8-bit immediate data i. The result is stored in ACC. | | | loaded into PC[10:0]. | | IODIA: | | Cycle:<br>Example: | INT before executing instruction: PC=address of INT code after executing instruction: PC=0x01 | Example: | IORIA i before executing instruction: i=0x50, ACC=0xAA, Z=0. after executing instruction: ACC=0xFA, Z=0. | | Syntax: | IORAR R, d | |------------------|--------------------------------------------------------------------------------------------------------------------------| | Operand: | $0 \le R \le 127$<br>d = 0, 1. | | Operation: | ACC R → dest | | Status affected: | Z | | Description: | OR ACC with R. If d is 0, the result is stored in ACC. If d is 1, the result is stored back to R. | | Cycle: | 1 | | Example: | IORAR R, d before executing instruction: R=0x50, ACC=0xAA, d=1, Z=0. after executing instruction: R=0xFA, ACC=0xAA, Z=0. | OR ACC with R | IOST | Load F-page SFR from ACC | |------------------|-------------------------------------------------------------------------------------------------------| | Syntax: | IOST F | | Operand: | 5 ≤ F ≤ 15 | | Operation: | ACC → F-page SFR | | Status affected: | | | Description: | F-page SFR F is loaded by content of ACC. | | Cycle: | 1 | | Example: | IOST F before executing instruction: F=0x55, ACC=0xAA. after executing instruction: F=0xAA, ACC=0xAA. | | IOSTR | Move F-page SFR to ACC | LGOTO | Unconditional Branch | |------------------------|--------------------------------------------------------------------------------------------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | IOSTR F | Syntax: | LGOTO adr | | Operand: | 5 ≤ F ≤ 15 | Operand: | $0 \le adr \le 2047$ | | Operation: | F-page SFR → ACC | Operation: | $adr \rightarrow PC[10:0].$ | | Status affected: | | Status affected: | + | | Description:<br>Cycle: | Move F-page SFR F to ACC. | Description: | LGOTO is an unconditional branch instruction. The 11-bit immediate | | Example: | IOSTR F before executing instruction: F=0x55, ACC=0xAA. after executing instruction: F=0x55, ACC=0x55. | Cycle:<br>Example: | address adr is loaded into PC[10:0]. 2 LGOTO Level before executing instruction: PC=A0. after executing instruction: PC=address of Level. | | LCALL | Call Subroutine | MOVAR | Move ACC to R | |------------------|--------------------------------------------------------------------------------------------------------------------------------------|------------------|---------------------------------------------------------| | Syntax: | LCALL adr | Syntax: | MOVAR R | | Operand: | 0 ≤ adr ≤ 2047 | Operand: | $0 \le R \le 127$ | | Operation: | PC + 1 $\rightarrow$ Top of Stack, | Operation: | $ACC \rightarrow R$ | | · | adr → PC[10:0] | Status affected: | | | Status affected: | | Description: | Move content of ACC to R. | | Description: | The return address (PC + 1) is | Cycle: | 1 | | · | pushed onto top of Stack. The 11-bit immediate address adr is loaded into PC[10:0]. | | MOVAR R before executing instruction: R=0x55, ACC=0xAA. | | Cycle: | 2 | | after executing instruction: | | Example: | before executing instruction: PC=A0. Stack level=1 after executing instruction: PC=address of SUB, Stack[1]= A0+1, Stack pointer =2. | | R=0xAA, ACC=0xAA. | | MOVIA | Move Immediate to ACC | NOP | No Operation | |------------------|------------------------------------------------------------------------------------------------|------------------|--------------------------------------------------------------------------| | Syntax: | MOVIA i | Syntax: | NOP | | Operand: | $0 \le i < 255$ | Operand: | - | | Operation: | i→ACC | Operation: | No operation. | | Status affected: | | Status affected: | <del>-</del> | | | The content of ACC is loaded with 8-bit immediate data i. | Description: | No operation. | | | | Cycle: | 1 | | Cycle: | 1 | Example: | NOP | | Example: | MOVIA i before executing instruction: i=0x55, ACC=0xAA. after executing instruction: ACC=0x55. | | before executing instruction: PC=A0 after executing instruction: PC=A0+1 | | MOVR | Move R to ACC or R | RETIE | Return from Interrupt and | |---------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|------------------|---------------------------------------------------------------------------| | Syntax: | MOVR R, d | | Enable Interrupt Globally | | Operand: | 0 ≤ R ≤ 127 | Syntax: | RETIE | | <b>O</b> p <b>O</b> 1 <b>O</b> 1 <b>O</b> 1 | d = 0, 1. | Operand: | | | Operation: | R→dest | Operation: | Top of Stack → PC | | Status affected: | Z | | 1→GIE | | Description: | The content of R is move to | Status affected: | - | | ' | destination. If d is 0, destination is ACC. If d is 1, destination is R and it can be used to check whether R is zero according to status flag Z | Description: | The PC is loaded from top of Stack as return address and GIE is set to 1. | | | after execution. | Cycle: | 2 | | Cycle: | 1 | Example: | RETIE before executing instruction: | | Example: | MOVR R, d | | GIE=0, Stack level=2. | | | before executing instruction: R=0x0, ACC=0xAA, Z=0, d=0. after executing instruction: | | after executing instruction: GIE=1, PC=Stack[2], Stack pointer=1. | | | R=0x0, ACC=0x00, Z=1. | | | | RETIA | Return with Data in ACC | |------------------|-------------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | RETIA i | | Operand: | $0 \leq i < 255$ | | Operation: | i → ACC,<br>Top of Stack → PC | | Status affected: | | | Description: | ACC is loaded with 8-bit immediate data i and PC is loaded from top of Stack as return address. | | Cycle: | 2 | | Example: | RETIA i before executing instruction: Stack pointer =2. i=0x55, ACC=0xAA. after executing instruction: PC=Stack[2], Stack pointer =1. ACC=0x55. | | RLR | Rotate Left R Through Carry | |------------|--------------------------------------------------------------------------------| | Syntax: | RLR R, d | | Operand: | $0 \le R \le 127$<br>d = 0, 1. | | Operation: | $C \rightarrow dest[0], R[7] \rightarrow C,$<br>$R[6:0] \rightarrow dest[7:1]$ | | C | R | Status affected: С Description: The content of R is rotated one bit to the left through flag Carry. If d is 0, the result is placed in ACC. If d is 1, the result is stored back to R. Cycle: 1 Example: RLR R, d > before executing instruction: R=0xA5, d=1, C=0. after executing instruction: R=0x4A, C=1. | RET | Return from Subroutine | |------------------|---------------------------------------------------| | Syntax: | RET | | Operand: | | | Operation: | Top of Stack $\rightarrow$ PC | | Status affected: | | | Description: | PC is loaded from top of Stack as return address. | | Cycle: | 2 | | Example: | RET before executing instruction: Stack level=2. | after executing instruction: PC=Stack[2], Stack level=1. | RRR | Rotate Right R Through Carry | |------------|---------------------------------------------------------------------------| | Syntax: | RRR R, d | | Operand: | $0 \le R \le 127$<br>d = 0, 1. | | Operation: | $C \rightarrow dest[7], R[7:1] \rightarrow dest[6:0], R[0] \rightarrow C$ | | C b7 | R | | | | Status affected: Description: The content of R is rotated one bit to the right through flag Carry. If d is 0, the result is placed in ACC. If d is 1, the result is stored back to R. Cycle: 1 111 Example: RRR R, d before executing instruction: R=0xA5, d=1, C=0. after executing instruction: R=0x52, C=1. | SBCAR | Subtract ACC and Carry from R | SBCIA | Subtract ACC and Carry from Immediate | |------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------| | Syntax: | SBCAR R, d | Syntax: | SBCIA i | | Operand: | $0 \le R \le 127$<br>d = 0, 1. | Operand: | 0 ≤ i < 255 | | Operation: | R + (~ACC) + C → dest | Operation: | $i + (\sim ACC) + C \rightarrow dest$ | | Status affected: | Z, DC, C | Status affected: | Z, DC, C | | Description: | Subtract ACC and Carry from R with 2's complement representation. If d is 0, the result is placed in ACC. If d is 1, the | Description: | Subtract ACC and Carry from 8-bit immediate data i with 2's complement representation. The result is placed in ACC. | | | result is stored back to R. | Cycle: | 1 | | Cycle: | 1 | Example: | SBCIAi | | Example: | SBCAR R, d (a) before executing instruction: R=0x05, ACC=0x06, d=1, | | (a) before executing instruction:<br>i=0x05, ACC=0x06, C=0,<br>after executing instruction:<br>ACC=0xFE, C=0. (-2) | | C=0, after executing instruction: R=0xFE, C=0. (-2) (b) before executing instruction: R=0x05, ACC=0x06, d=1, C=1, after executing instruction: R=0xFF, C=0. (-1) | | (b) before executing instruction:<br>i=0x05, ACC=0x06, C=1,<br>after executing instruction:<br>ACC=0xFF, C=0. (-1) | | | | C=1,<br>after executing instruction:<br>R=0xFF, C=0. (-1) | | (c) before executing instruction:<br>i=0x06, ACC=0x05, C=0,<br>after executing instruction:<br>ACC=0x00, C=1. (-0), Z=1. | | | (c) before executing instruction: R=0x06, ACC=0x05, d=1, C=0, after executing instruction: R=0x00, C=1. (-0), Z=1. | | (d) before executing instruction:<br>i=0x06, ACC=0x05, C=1,<br>after executing instruction:<br>ACC=0x1, C=1. (+1) | | | (d) before executing instruction: R=0x06, ACC=0x05, d=1, C=1, | SFUN | Load S-page SFR from ACC | | | after executing instruction:<br>R=0x1, C=1. (+1) | Syntax: | SFUN S | | | | Jillan. | 5. 5 | | | (d) before executing instruction:<br>i=0x06, ACC=0x05, C=1,<br>after executing instruction:<br>ACC=0x1, C=1. (+1) | |------------------|-------------------------------------------------------------------------------------------------------------------| | SFUN | Load S-page SFR from ACC | | Syntax: | SFUN S | | Operand: | $0 \le S \le 21$ | | Operation: | ACC→S-page SFR | | Status affected: | T | | Description: | S-page SFR S is loaded by content of ACC. | | Cycle: | 1 | | Example: | SFUN S before executing instruction: S=0x55, ACC=0xAA. after executing instruction: S=0xAA, ACC=0xAA. | 2025/09/04 112 Ver. 1.1 | SFUNR | Move S-page SFR to ACC | SUBAR | Subtract ACC from R | |-------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: SFUNR S Operand: $0 \le S \le 21$ | SFUNR S | Syntax: Operand: Operation: Status affected: | SUBAR R, d $0 \le R \le 127$ $d = 0, 1$ . $R - ACC \rightarrow dest$ Z, DC, C | | Description: Cycle: Example: | Move S-page SFR S to ACC. 1 SFUNR S before executing instruction: S=0x55, ACC=0xAA. after executing instruction: S=0x55, ACC=0x55. | Description: Cycle: Example: | Subtract ACC from R with 2's complement representation. If d is 0, the result is placed in ACC. If d is 1, the result is stored back to R. SUBAR R, d (a) before executing instruction: R=0x05, ACC=0x06, d=1, after executing instruction: R=0xFF, C=0. (-1) (b) before executing instruction: R=0x06, ACC=0x05, d=1, after executing instruction: R=0x01, C=1. (+1) | | SLEEP | Enter Halt Mode | SUBIA | Subtract ACC from Immediate | |--------------------|---------------------------------------------------------------------|------------------|--------------------------------------------------------------------------------------------------------------------| | Syntax: | SLEEP | Syntax: | SUBIA i | | Operand: | | Operand: | $0 \le i < 255$ | | Operation: | 00h → WDT, | Operation: | $i-ACC \rightarrow ACC$ | | | 00h → WDT prescaler | Status affected: | Z, DC, C | | | $1 \rightarrow /TO$ $0 \rightarrow /PD$ | Description: | Subtract ACC from 8-bit immediate data i with 2's complement | | Status affected: | /TO, /PD | | representation. The result is placed in ACC | | Description: | WDT and Prescaler0 are clear to 0. /TO is set to 1 and /PD is clear | Cycle: | in ACC. | | | to 0.<br>IC enter Halt mode. | Example: | SUBIAi | | Cycle:<br>Example: | 1 SLEEP before executing instruction: | | (a) before executing instruction:<br>i=0x05, ACC=0x06.<br>after executing instruction:<br>ACC=0xFF, C=0. (-1) | | | /PD=1, /TO=0. after executing instruction: /PD=0, /TO=1. | | (b) before executing instruction:<br>i=0x06, ACC=0x05, d=1,<br>after executing instruction:<br>ACC=0x01, C=1. (+1) | | Swap High/Low Nibble in R | |--------------------------------------------------------------------------------------------------------------------------------------| | SWAPR R, d | | $0 \le R \le 127$<br>d = 0, 1. | | $R[3:0] \rightarrow dest[7:4].$ $R[7:4] \rightarrow dest[3:0]$ | | | | The high nibble and low nibble of R is exchanged. If d is 0, the result is placed in ACC. If d is 1, the result is stored back to R. | | 1 | | SWAPR R, d before executing instruction: R=0xA5, d=1. after executing instruction: R=0x5A. | | | | T0MD | Load ACC to T0MD | |------------------|-----------------------------------------------------------------------------------------------------| | Syntax: | TOMD | | Operand: | | | Operation: | $ACC \rightarrow TOMD$ | | Status affected: | Г | | Description: | The content of T0MD is loaded by ACC. | | Cycle: | 1 | | Example: | T0MD before executing instruction: T0MD=0x55, ACC=0xAA. after executing instruction: T0MD=0xAA. | | TABLEA | Read ROM data | |------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Syntax: | TABLEA | | Operand: | | | Operation: | ROM data{ TBHP, ACC } [7:0] → ACC | | | ROM data{TBHP, ACC} [13:8] → TBHD. | | Status affected: | | | Description: | The 8 least significant bits of ROM pointed by {TBHP[2:0], ACC} is placed to ACC. The 6 most significant bits of ROM pointed by {TBHP[2:0], ACC} is placed to TBHD[5:0]. | | Cycle: | 2 | | Example: | TABLEA before executing instruction: TBHP=0x02, CC=0x34. TBHD=0x01. ROM data[0x234]= 0x35AA after executing instruction: TBHD=0x35, ACC=0xAA. | | T0MDR | Move T0MD to ACC | |------------------|-----------------------------------------------------------------------------------------------| | Syntax: | TOMDR | | Operand: | | | Operation: | $TOMD \rightarrow ACC$ | | Status affected: | | | Description: | Move the content of T0MD to ACC. | | Cycle: | 1 | | Example: | TOMDR before executing instruction TOMD=0x55, ACC=0xAA. after executing instruction ACC=0x55. | **XORAR Exclusive-OR ACC with R** Syntax: XORAR R, d Operand: $0 \le R \le 127$ d = 0, 1. Operation: $ACC \oplus R \rightarrow dest$ Status affected: Ζ Exclusive-OR ACC with R. If d is 0, Description: the result is placed in ACC. If d is 1, the result is stored back to R. Cycle: 1 Example: XORAR R, d > before executing instruction: R=0xA5, ACC=0xF0, d=1. after executing instruction: R=0x55. **XORIA** Exclusive-OR Immediate with **ACC** Syntax: **XORIA** Operand: $0 \leq i < 255$ Operation: $ACC \oplus i \rightarrow ACC$ Status affected: Ζ Description: Exclusive-OR ACC with 8-bit immediate data i. The result is stored in ACC. Cycle: 1 Example: XORIA i before executing instruction: i=0xA5, ACC=0xF0. after executing instruction: ACC=0x55. # 5. Configuration Words | Item | Name | Options | | | | | | | |------|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | 1 | High Oscillator Frequency | 1. I_HRC 2. E_HXT 3. E_XT | | | | | | | | 2 | Low Oscillator Frequency | 1. I_LRC 2. E_LXT | | | | | | | | 3 | High IRC Frequency | 1. 1MHz 2. 2MHz 3. 4MHz 4. 8MHz 5. 16MHz 6. 20MHz | | | | | | | | 4 | High Crystal Oscillator | 1. 8MHz > F <sub>HOSC</sub> > 6MHz 2. 10MHz > F <sub>HOSC</sub> ≥ 8MHz 3. 12MHz > F <sub>HOSC</sub> ≥ 10MHz 4. 16MHz > F <sub>HOSC</sub> ≥ 12MHz 5. 20MHz > F <sub>HOSC</sub> ≥ 16MHz 6. 20MHz | | | | | | | | 5 | Instruction Clock | 0. 4 oscillator period 1. 2 oscillator period | | | | | | | | 6 | WDT | <ol> <li>Watchdog Enable (Software control)</li> <li>Watchdog Disable (Always disable)</li> </ol> | | | | | | | | 7 | WDT Event | Watchdog Reset Watchdog Interrupt | | | | | | | | 8 | Timer0 Source | 1. EX_CKI0 2. Low Oscillator (I_LRC/E_LXT) | | | | | | | | 9 | PA.5 | 1. PA5 is I/O 2. PA5 is reset | | | | | | | | 10 | PA.7 | 1. PA7 is I/O 2. PA7 is instruction clock output | | | | | | | | 11 | Startup Time | 1. 140us 2. 4.5ms 3. 18ms 4. 72ms 5. 288ms | | | | | | | | 12 | WDT Time Base | 1. 3.5ms 2. 15ms 3. 60ms 4. 250ms | | | | | | | | 13 | LVR Setting | Register Control 2. LVR Always On | | | | | | | | 14 | LVR Voltage | 1. 1.8V 2. 2.0V 3. 2.2V 4. 2.4V 5. 2.7V 6. 3.0V 7. 3.3V 8. 3.6V | | | | | | | | 15 | VDD Voltage | 1. 3.0V 2. 4.5V 3. 5.0V | | | | | | | | 16 | Sink current (exclude PA5) | 1. Large 2. Normal | | | | | | | | 17 | Comparator Input pin select | 1. Enable 2. Disable | | | | | | | | 18 | Read Output Data | 1. I/O Port 2. Register | | | | | | | | 19 | E_LXT Backup Control | 1. Auto Off 2. Register Off | | | | | | | | 20 | EX_CKI0 to Inst. Clock | 1. Sync 2. Async | | | | | | | | 21 | Startup Clock | 1. Fast (I_HRC/E_HXT/E_XT) 2. Slow (I_LRC/E_LXT) | | | | | | | | 22 | Input Schmitt Trigger | 1 Enable 2. Disable (0.5VDD) | | | | | | | | 23 | Input High Voltage (VIH) | 1. 0.7VDD 2. 0.5VDD | | | | | | | | 24 | Input Low Voltage (VIL) | 1. 0.3VDD 2. 0.2VDD | | | | | | | | 25 | PWM2 output | 1. PA4 2. PB2 | | | | | | | | 26 | PWM4 output | 1. PA3 2. PA7 3. Disable | | | | | | | | 27 | PWM5 output | 1. PB3 2. PB0 3. Disable | | | | | | | Table 37 Configuration Words #### 6. Electrical Characteristics ### 6.1 Absolute Maximum Rating | Symbol | Parameter | eter Rated Value | | | | |-----------------------------------|-----------------------|---------------------------------|----|--|--| | V <sub>DD</sub> - V <sub>SS</sub> | Supply voltage | -0.5 ~ +6.0 | V | | | | V <sub>IN</sub> | Input voltage | Vss-0.3V ~ V <sub>DD</sub> +0.3 | V | | | | Тор | Operating Temperature | rating Temperature -40 ~ +85 | | | | | Tst | Storage Temperature | -40 ~ +125 | °C | | | #### 6.2 DC Characteristics (All refer $F_{INST}$ = $F_{HOSC}$ /4, $F_{HOSC}$ =16MHz or 20MHz@I\_HRC, WDT enabled, ambient temperature $T_A$ =25°C unless otherwise specified.) | Symbol | Parameter | V <sub>DD</sub> | Min. | Тур. | Max. | Unit | Condition | | |-----------------|-------------------------------------|-----------------|------|----------|------|------|------------------------------------------------------|--| | | | | 3.0 | | | | F <sub>INST</sub> =10MHz @I_HRC 20MHz/2T | | | | | | 2.2 | | | | F <sub>INST</sub> =5MHz @I_HRC 20MHz/4T | | | | | | 2.7 | | | | Finst=8MHz @I_HRC 16MHz/2T | | | | | | 2.0 | | | | F <sub>INST</sub> =4MHz @I_HRC 16MHz/4T | | | $V_{DD}$ | Operating voltage | | 2.0 | | 5.5 | V | F <sub>INST</sub> =4MHz @E_HXT 8MHz/2T | | | טט <b>v</b> | Operating voltage | | 1.8 | | 5.5 | V | F <sub>INST</sub> =2MHz @I_HRC 8MHz/4T | | | | | | 1.0 | | | | F <sub>INST</sub> =2MHz @I_HRC 4MHz/2T | | | | | | 1.6 | | | | F <sub>INST</sub> =1MHz @I_HRC 4MHz/4T | | | | | | 1.6 | | | | F <sub>INST</sub> =8KHz @I_LRC: 32KHz/4T | | | | | | 1.0 | | | | F <sub>INST</sub> =8KHz @E_LXT: 32KHz/4T | | | | | 5V | 4.1 | | | V | RSTb (0.8 V <sub>DD</sub> ) | | | | | 3V | 2.4 | | | V | 101b (0.6 Vbb) | | | Vih | Input high voltage | 5V | 3.5 | | | V | All other I/O pins, EX_CKI0/1, INT0/1 | | | VIII | input mgn voltage | 3V | 2.1 | | | v | (0.7 V <sub>DD</sub> ) | | | | | 5V | 2.5 | | | V | All other I/O pins, EX_CKI0/1 | | | | | 3V | 1.5 | | | | (0.5 V <sub>DD</sub> ) | | | | | 5V | | | 1.0 | V | RSTb (0.2 V <sub>DD</sub> ) | | | | | 3V | | | 0.6 | | (3.2 122) | | | $V_{IL}$ | Input low voltage | 5V | | | 1.5 | V | All other I/O pins, EX_CKI0/1, INT0/1 | | | | | 3V | | | 0.9 | | (0.3 V <sub>DD</sub> ) | | | | | 5V | | | 1.1 | V | All other I/O pins, EX_CKI0/1 (0.2 V <sub>DD</sub> ) | | | | | 3V | | | 0.6 | | · · · | | | Іон | Output high current | 5V | | 18 | | mA | V <sub>OH</sub> =4.0V | | | | 0 / // | 3V<br>5V | | 10<br>40 | | | V <sub>OH</sub> =2.0V | | | loL | Output low current (Large current) | 3V | | 25 | | mA | V <sub>OL</sub> =1.0V | | | | | 5V | | 28 | | | | | | lol | Output low current (Normal current) | 3V | | 17 | | mA | V <sub>OL</sub> =1.0V | | | | | 5V | | 43 | | | | | | I <sub>IR</sub> | IR sink current | 3V | | 28 | | mA | V <sub>OL</sub> =1.0V | | | | | | l . | l . | | l | | | 117 | Symbol | Parameter | V <sub>DD</sub> | Min. | Тур. | Max. | Unit | Condition | |------------------|--------------------|-----------------|------|------|------------|-------|--------------------------------------------------| | | | | | | | Norm | nal Mode | | | | 5V | | 1.7 | | m A | Finst =10MHz @I_HRC&E_HXT | | | | 3V | | 0.7 | | mA | | | | | 5V | | 1.4 | _ | mA | F <sub>INST</sub> =5MHz/4T @I_HRC&E_HXT | | | | 3V | | 0.5 | | ША | 20MHz/4T | | | | 5V | | 1.6 | | mA | F <sub>INST</sub> =8MHz @I_HRC & E_HXT | | | | 3V | | 0.6 | | | 16MHz/2T | | | | 5V | | 1.3 | | mA | FINST =4MHz @I_HRC & E_HXT | | | | 3V | | 0.5 | | | 16MHz/4T | | | | 5V | 7- | 1.1 | | mA | F <sub>INST</sub> = 2MHz @I_HRC& E_HXT | | lop | Operating current | 3V | | 0.4 | | | 8MHz/4T | | | , , | 5V | - | 1.0 | | mA | F <sub>INST</sub> =1MHz @I_HRC & E_XT<br>4MHz/4T | | | | 3V | | 0.4 | | | 41/11/2/41 | | | | | · | | | Slo | w Mode | | | | 5V | | 11 | | uA | F <sub>HOSC</sub> disabled, | | | | 3V | | 6.1 | | u. | F <sub>LOSC</sub> =32KHz/2T (I_LRC) | | | | 5V | | 11 | | uA | F <sub>HOSC</sub> disabled, | | | | 3V | | 4.9 | | u/\ | F <sub>LOSC</sub> =32KHz/2T (E_LXT) | | | | 5V | | 7.3 | | uA | F <sub>HOSC</sub> disabled, | | | | 3V | | 4.3 | | G,, ( | F <sub>LOSC</sub> =32KHz/4T (I_LRC) | | | | 5V | | 8.5 | | uA | F <sub>HOSC</sub> disabled, | | | | 3V | | 3.6 | | | F <sub>LOSC</sub> =32KHz/4T (E_LXT) | | I <sub>STB</sub> | Standby current | 5V | | 3.8 | | uA | Standby mode, F <sub>HOSC</sub> disabled, | | | • | 3V | | 2.6 | | | FLOSC=32KHz/4T (I_LRC) | | | | 5V | | | 0.5 | uA | Halt mode, WDT disabled. | | IHALT | Halt current | 3V<br>5V | | | 0.2<br>5.0 | | | | | | 3V | | | 3.0 | uA | Halt mode, WDT enabled. | | | | 5V | | 50 | | | | | | | 3V | | 100 | | ΚΩ | Pull-High resistor (include PA4) | | | | 5V | | 85 | | | | | $R_{PH}$ | Pull-High resistor | 3V | | 85 | | ΚΩ | Pull-High resistor (PA5) | | | | 5V | | 0.6 | | ΜΩ | | | | | 3V | | 1 | | ΜΩ | Pull-High resistor(PA4 1M+HiLH) | | _ | | 5V | | 50 | | | | | $R_PL$ | Pull-Low resistor | 3V | | 100 | | ΚΩ | Pull-Low resistor | #### 6.3 OSC Characteristics (Measurement conditions V<sub>DD</sub> Voltage, T<sub>A</sub> Temperature are equal to programming conditions.) | Parameter | Min. | Тур. | Max. | Unit | Condition | |----------------------------|------|------|------|------|---------------------------------------| | I_HRC deviation by socket | | | ±1 | % | Socket installed directly on writer. | | I_HRC deviation by handler | | | ±3 | % | Handler condition with correct setup. | | I_LRC deviation by handler | | | ±5 | % | | ### 6.4 Comparator / LVD Characteristics ( $V_{DD}$ =5V, $V_{SS}$ =0V, $T_A$ =25 $^{\circ}C$ unless otherwise specified.) | Symbol | Parameter | Min. | Тур. | Max. | Unit | Condition | |------------------|-----------------------------------|------|------|------|------|-----------------------------------| | V <sub>IVR</sub> | Comparator input voltage range | | | 5 | V | F <sub>HOSC</sub> =1MHz | | T <sub>ENO</sub> | Comparator enable to output valid | | 20 | | us | F <sub>HOSC</sub> =1MHz | | Ico | Operating current of comparator | | 135 | | uA | F <sub>HOSC</sub> =1MHz, P2V mode | | I <sub>LVD</sub> | Operating current of LVD | | 150 | | uA | F <sub>HOSC</sub> =1MHz, LVD=4.3V | | ELVD | LVD voltage error | | | 3 | % | F <sub>HOSC</sub> =1MHz, LVD=4.3V | #### 6.5 ADC Characteristics (V<sub>DD</sub>=5V, V<sub>SS</sub>=0V, T<sub>A</sub>=25°C unless otherwise specified.) | Symbol | Parameter | Min. | Тур. | Max. | Unit | Condition | |-----------------------|-------------------------------------------------------------|-----------------------|-----------------|----------|---------|------------------------------------------------| | V <sub>REFH</sub> | VREFH input voltage | 2V | | $V_{DD}$ | V | Ext. reference voltage | | $V_{REF4}$ | Int. 4V reference voltage, V <sub>DD</sub> =5V | 3.96 | 4 | 4.04 | V | | | V <sub>REF3</sub> | Int. 3V reference voltage, V <sub>DD</sub> =5V | 2.97 | 3 | 3.03 | V | | | V <sub>REF2</sub> | Int. 2V reference voltage, V <sub>DD</sub> =5V | 1.98 | 2 | 2.02 | V | | | $V_{REF}$ | Int. V <sub>DD</sub> reference voltage, V <sub>DD</sub> =5V | | $V_{\text{DD}}$ | | V | | | | Internal reference supply voltage | V <sub>REF</sub> +0.5 | | | V | Minimum supply voltage | | | ADC analog input voltage | 0 | ( | VREFH | ٧ | | | I <sub>OP(ADC)</sub> | ADC current consumption | | 0.5 | 1 | mA | | | ADCLK | ADC Clock Frequency | 32K | - | 1M | Hz | | | ADCYCLE | ADC Conversion Cycle Time | 16 | | | 1/ADCLK | SHCLK=2 ADC clock | | ADC <sub>sample</sub> | ADC Sampling Rate | | | 125 | K/sec | V <sub>DD</sub> =5V | | DNL | Differential Nonlinearity | ±1 | | | LSB | | | INL | Integral Nonlinearity | ±2 | | | LSB | V <sub>DD</sub> =5.0V, AVREFH=5V, FADSMP=62.5K | | NMC | No Missing Code | 10 | 11 | 12 | Bits | | #### 6.6 Characteristic Graph ### 6.6.1 Frequency vs. V<sub>DD</sub> of I\_HRC, I\_LRC ### 6.6.2 Frequency vs. Temperature of I\_HRC ### 6.6.3 Frequency vs. Temperature of I\_LRC # 6.6.4 Low Dropout Regulator vs. Temperature ### 6.6.5 Pull High Resistor vs. VDD #### 6.6.6 VIH/VIL vs. VDD ### 6.7 Recommended Operating Voltage Recommended Operating Voltage (Temperature range: -40°C ~ +85°C) | Frequency | Operating Voltage (Min.) | Operating Voltage (Max.) | LVR Setting | LVR Setting<br>(25°C) | |-----------|--------------------------|--------------------------|-------------|-----------------------| | 20M/2T | 3.0V | 5.5V | 3.6V | 3.6V | | 16M/2T | 2.7V | 5.5V | 3.6V | 3.3V | | 20M/4T | 2.2V | 5.5V | 2.7V | 2.4V | | 16M/4T | 2.0V | 5.5V | 2.4V | 2.2V | | 8M/4T | 1.6V | 5.5V | 2.0V | 1.8V | | 4M/4T | 1.6V | 5.5V | 2.0V | 1.8V | #### 6.8 LVR vs. Temperature ### 6.9 LVD vs. Temperature ### 6.10 LDO vs. Temperature 125 #### 7. Package Dimension ### 7.1 8-Pin Plastic SOP (150 mil) #### 7.2 14-Pin Plastic SOP (150 mil) ### 7.3 16-Pin Plastic SOP (150 mil) ## 8. Ordering Information | P/N | Package Type | Pin Count | Package Width | Shipping | |-------------|--------------|-----------|---------------|-----------------------------------------------------------------------------| | AT8B62F1S8 | SOP | 8 | 150 mil | Tape & Reel: 2.5K pcs per Reel Tube: 100 pcs per Tube | | AT8B62F1S14 | SOP | 14 | 150 mil | <u>Tape &amp; Reel</u> : 2.5K pcs per Reel<br><u>Tube</u> : 50 pcs per Tube | | AT8B62F1S16 | SOP | 16 | 150 mil | Tape & Reel: 2.5K pcs per Reel Tube: 50 pcs per Tube |